Fordham 1987 Spring Catalog; Fordham Radio, Hauppauge, N.Y.; 1987, p. 77.
. S. Funatsu et al., "Designing Digital Circuit with Easily Testable Consideration", 1978 IEEE Semiconductor Test Conference, pp. 98-102, 1978.
. L. A. Stolte et al, "Design for Testability for the IBM System/38", 1979 IEEE Test Conference, Session 2, pp. 29-36, 1979.
. Kyushik Son et al., "Design of Programmable Logic Arrays for Testability", 1980 IEEE Conference, paper 7.2, pp. 163-166, 1980.
. Irwin Trichler, "Incomplete Scan Path With an Automatic Test: Generation Methodology", 1980 IEEE Test Conference, paper 7.1, pp. 153-161, 1980.
. Y. Arzoumanian et al., "Fault Diagnosis in an LSSD Environment", 1981 IEEE Conference, paper 4.2, pp. 86-88, 1981.
. Mark W. Levi, "CMOS is Most Testable", 1981 IEEE Test Conf., paper 9.3, pp. 217-220, 1981.
. K. S. Dasqupta, et al., "A Variation of LSSK and Its Implications on Design and Test Pattern Generation in VLSI", 1982 IEEE Test Conference, paper 3.3, pp. 63-65, 1982.
. K. S. Ramanatha et al., "A Design for A Complete Testability of Programmable Logic Arrays", 1982 IEEE Conference, paper 3.4, pp. 67-74, 1982.
. David M. Singer, "Testability Analysis of MOS VLSI Circuits", 1984, IEEE International Test Conference, paper 21.1, pp. 690-696, 1984.
. I. M. Bengali et al., "Diagnostic Devices in Algorithms for Testing Digital Systems", Monolithic Memories Systems Design Handbook, Second edition, pp. 3-3 to 3-13.
. V. J. Coli et al., "High Speed PROMs With On Chip Registers and Diagnostics", Monolithic Memories System Design Handbook, Second Edition, pp. 3-15 to 3-25.. |