# OM12001 - Automotive Telematics On-board unit Platform Road Pricing - ECall Rev. 0.75 — 14th August 2012 **Preliminary Specification** ### **Document information** | Info | Content | |-------------------------|-------------------------------------------------------------------------------------------------------------| | Title | OM12001 - Automotive Telematics On-board unit Platform | | Short title (1 line) | OM12001 (ATOP) | | Subtitle | Road Pricing - ECall | | Short subtitle (1 line) | Telematics | | Document ID | ATOP Preliminary Specification | | Document type | Preliminary Specification | | Revision number | 0.75 | | Keywords | Telematics, Pay as you drive, eCall | | Abstract | An Automotive Telematics On Board Unit Platform for Road pricing, eCall and Telematics added value services | | | | **OM12001 (ATOP)** **Telematics** ### **Revision history** | Rev | Date | Description | |------|-------------------|-------------------------------------------------------------------------------------------------------------| | 0.75 | 9th August 2012 | Numerous typos corrected Reference links updated | | 0.74 | 6th August 2012 | Updated spec for "minus" version, ie. without NFC and security components. Updated label Added IC statement | | 0.73 | 1st February 2012 | Added RHF indication description to label | | 0.72 | 8th December 2011 | Revision history added! NFC EMC section updated 2D barcode info added | ### 1. Introduction OM12001 (ATOP) is the NXP Semiconductors platform for automotive telematics on-board units (OBU's) for applications such as road pricing and eCall, based upon the following technologies: - GSM for communication - GPS for localization service - NFC for short range communication, e.g. configuration and law enforcement - SmartMX smartcard with Java card JCOP OS for security - J9 Virtual Machine for application portability and easy creation - Dedicated processor for Real-Time and connection to system via Ethernet, USB, ADC, CAN, UART, ... - Targeting 10 years lifetime<sup>1</sup> in automotive conditions Thanks to on board ATOP security resources, product developers and manufacturers can offer products which guarantee fraud prevention and tamper evidence without extra effort for additional security precautions. These products can be used in end-to-end transaction systems requiring Common Criteria level 4+. OM12001 (ATOP) can be used by itself as a complete solution for GPS-GSM based road pricing and eCall applications. In this case OM12001 (ATOP) just needs to be complemented with a power supply, speaker, microphone, some knobs, and an optional display. OM12001 (ATOP) provides the processing power and SW application environment resources on board to complement road pricing and eCall with some other added value telematics services. OM12001 (ATOP) can also be applied as a 'front end' for more elaborate telematics products, by making its resources, i.e. GNSS, mobile communication, Security (ID authentication) available for use by other resources in the OBU. 2 different versions are available - OM12001/100: Implements all the features described in this document - OM12001/000: For market where security is not paramount, such as eCall, it does not include NFC short range communication, nor SmartMX security element # 2. Product profile #### 2.1 Features - Utility processor for interfacing with external world and house-keeping - ◆ ARM Cortex M3 micro-controller with Ethernet, CAN, USB Host and device, UART, SPI, I2C Bus, ADCs, DAC, GPIOs, and PWMs - ◆ Internal temperature sensor, and heating element<sup>2</sup> - Application processor to run customer application code in accordance with NXP's "Knowledge-Based Qualification" ("KBQ", based upon ZVEI's Robustness Validation<sup>[1]</sup>), using AEC-Q100-defined qualification tests <sup>2.</sup> Heating element present only in OM12001/100 - ◆ Virtual Machine for customer application - Communication coprocessor with Quad-band GSM/GPRS terminal - Localization coprocessor with GPS receiver - Near Field Communication (NFC) controller to connect to external vignette, smart card, mobile phone <sup>3</sup> - Security processor for providing a source of trust - ◆ SmartMX smartcard running JCOP 2.4.1<sup>3</sup> - Mandatory and voluntary certification - R&TTE and FCC passed for safety, EMC and RF - ◆ Pre-certification for GCF, including field test - Certification for PTCRB - Automotive certification - ◆ -40 to +85°C operating range - ◆ Targeting 10 years lifetime in automotive conditions¹ ### 2.2 Applications OM12001 (ATOP) can be used for Telematics applications where tamper-resistance, confidentiality, integrity, and authenticity of end-user information are required, e.g.: - Road pricing - Pay as you drive insurance - Stolen vehicles tracking - Emergency call - ... ### 2.3 Quick reference data OM12001 (ATOP) is available with quad-band support in 2 versions Table 1. ATOP versions | Name | Description | |-------------|------------------------------------------------------------------------------------------------| | OM12001/100 | Quad-band GPRS/GSM with antenna switch, GPS, NFC, SMX, Cortex M3 microcontroller with Ethernet | | OM12001/000 | Quad-band GPRS/GSM with antenna switch, GPS, Cortex M3 microcontroller with Ethernet | # 3. General description <u>Figure 1</u> represents OM12001 (ATOP) connections in a typical application, with its connection to batteries, antennas, and SIM. For communication with external world, serial link, GPIOs, and ADCs will connect to screen, keys, and sensors. UART, CAN or USB can be used to connect to on board computer. <sup>3.</sup> Only for OM12001/100 <u>Figure 2</u> represents a more conceptual view of OM12001 (ATOP) from a system point of view. Three main components can be seen in Figure 2: - Application processor: This processor will run code specific to the application (roadtolling, insurance, ...) which is portable from one platform to another one in order to avoid recertification: - A localization coprocessor provides accurate location information to the application - A NFC coprocessor provides connection to an external vignette to increase application security<sup>3</sup> - A Communication coprocessor allows the application to connect to servers and receive update and notifications, receive or generate voice call or SMS - Security processor which provides a root of trust for signing messages to servers, authenticate the presence of an external vignette, and run secure multiple security applications<sup>3</sup> - Utility processor: This processor takes care of all housekeeping tasks such as connecting to external interfaces, displays, but also of power management, waking-up and booting-up the system, i.e. all support tasks which are not part of the high level applications but are required to make the system work. ### 4. Features ### 4.1 Utility processor A LPC1768 micro-controller is available for interfacing to external world and user interface. - ARM Cortex M3 core running up to 100 MHz - ◆ 512 kB on-chip flash memory - 64 kB SRAM memory - Dual AHB system that provides for simultaneous DMA and program execution from on-chip flash with no contention between those functions. - General Purpose DMA controller (GPDMA) on AHB that can be used with the SSP serial interfaces, the I2S port, ADCs, DAC as well as for memory transfers - Serial Interfaces - 3 UARTs - 2 I2Cs - ◆ 1 SSP (Synchronous Serial Port) and 1 SPI - ◆ I2S output/input - PWM/Capture unit - GPIOs (multiplexed) - High speed serial interfaces - ◆ Ethernet MAC with RMII interface and dedicated DMA controller - ◆ Full Speed USB 2.0 Host/Device controller with integrated PHY - ◆ 2 CAN channels - Analog interfaces - ◆ 7 12 bit ADCs (successive approximation) - ◆ 1 internal temperature sensor (12 bit ADC) - ◆ 1 10 bit DAC - Debug - ETJAG - Serial Wire Debug ### 4.2 Application processor The application processor is actually a Virtual Machine (VM) running on the main CPU of the GSM/GPRS baseband. Using a Virtual Machine offers numerous advantages: - portability to numerous platforms - maintainability via secure download and update mechanisms - large virtualized feature set, such as: - secure network access (https) - cryptography - ♦ Near Field Communication (NFC)<sup>3</sup> VM has the following features: - CDC Foundation Profile including following additional API's - Wireless Messaging - Mobile playback - Location - Contactless Communication - Telephony - Power management - Connection to micro-controller via message passing ### 4.3 Localization coprocessor GPS reception is used for localization. - Best in class acquisition and tracking sensitivity - Internal separate LNA for improved sensitivity - Advanced proprietary multipath algorithms for robust low dropout tracking in very low signals environment - SW upgradable - 1 Pulse per Second (1PPS) output for synchronization with GPS system clock ### 4.4 GSM/GPRS coprocessor Connection to mobile networks is provided by a certified communications protocol stack that is field tested worldwide. It runs on a single monolithic IC integrating analog and digital basebands, RF transceiver, power management, and audio codec with best-in-class RF performance and power consumption. - 32-bit ARM926EJ-S<sup>TM</sup> control processor, up to 156 MHz - Communication engine - Support for 2 antennas with internal switch - ◆ Quad-band support: GSM 850, PCS 1900, E-GSM 900, and DCS 1800 - ◆ GPRS multislot class 10, class B - Audio subsystem - ◆ HR / FR / EFR / AMR Vocoders - Noise suppression and echo cancellation - Microphone amplifier with differential input - ♦ High-performance 8Ω driver (500mW output power, 1% THD typ) - Digital PCM IO - SIM card interface - ◆ 1.8/2.9V power generation - ◆ Compliant with SIM card interface in accordance with GSM11.11 - Compliant with ISO7816-3 requirements ### 4.5 Near Field Communication coprocessor3 To connect to a external device, such as vignette, mobile phone, or personalization station for a road pricing public scheme, a NFC communication link with the following features is present: - Reader mode - Allows simultaneous access up to two external cards - Offers baud rate up to 424 kbps - Complete NFC framing and error detection - ◆ Supports ISO14443A&B/Mifare - Virtual Card mode - Direct connection to battery allowing operation with the rest of system is switched off - Access to SmartMX in Mifare emulation mode # 4.6 Smartcard & JCOP operating system<sup>3</sup> For telematics and other high value applications, it is paramount to protect against data tampering, loading of unauthorized applications, ID stealing, as well as to protect end user privacy. For this, a secured component such as a smartcard is required to be used as a root of trust. OM12001 (ATOP) relies on a SmartMX component with the following features: - Common criteria CC EAL5+ certification according to BSI-PP-0002 protection profile - Latest built-in security features to avoid power (SPA/DPA), timing, and fault attacks - 80 KB EEPROM - EEPROM with typical 500000 cycles endurance and minimum 20 years retention time - 6144 B RAM - 200 KB ROM - ◆ 75+ KB available for customer applications - Secure cryptographic processor - ◆ High-performance secured Public Key Infrastructure (PKI) - Secured dual/triple-DES coprocessor - Secured AES coprocessor For portability and to allow multiple secure application (cardlets) to run in complete isolation, OM12001 (ATOP) offers a Java Card Open Platform operating system (JCOP). V2.4.1 based on independent, third party specifications, i.e. by Sun Microsystems, the Global Platform consortium, the International Organization for Standards (ISO), EMV (Europay, MasterCard, and VISA) and others. SmartMX family was designed to service high volume, single- and multi-application markets such as eGovernment e.g. Smart Passport, banking/finance, mobile communications, public transportation, pay TV, conditional access, network access, and digital rights management, thus ensuring applications running on OM12001 (ATOP) can rely on the highest level of security available. ### 4.7 Debug and Security For application development, but also field return analysis, debug capabilities are a must. However the observability, test and control capabilities given by debug could be used for device tampering. That is why ATOP debug capabilities are locked until proper authentication. Additionally, security features are present to ensure that only signed SW is executed. For debug, the following features are present: - LPC1768 MCU - ◆ CPU debug via JTAG or Serial Wire Debug interface - Unique Serial Number - Core Read Protection with multiple levels For security, the following features will protect against unauthorized debug, code tampering, and insertion: - Observability - JTAG access locked down until authentication is performed - All sensitive bus are buried down in the PCB - Code authentication and integrity - Code is signed with RSA to ensure authentication and checked at boot ### 4.8 Battery and Power management Thanks to its integration, OM12001 (ATOP) can be connected directly to a mobile phone battery. All voltage conversion and battery charging management will be handled by OM12001 (ATOP). - Direct connection to mobile phone type battery - Optional connection to coin cells for RTC - Battery charging management - Full HW and SW support of single cell Li-Ion, Li-Ion polymer battery with voltage, temperature and charge current monitoring - Support large voltage range - ◆ 3.1V to 5.5V for Application processor and coprocessors whenever no connection to GSM network is active (Airplane mode) - ◆ 3.4 to 4.8V for Application processor and coprocessors when connection to network is active - 3V to 5.5V for Utility processor - Integration of all required LDO and DC/DC converters Thanks to its use of highly integrated components, optimized for power consumption, in a typical application<sup>4</sup>, OM12001 (ATOP) can function for about 30 days on a single 700 mAh battery charge. Separate power supply pins are provided for microcontroller, RTC, and the rest of the system, so that each part can be separately disabled. The utility micro-controller can be programmed to wake up OM12001 (ATOP) on external (CAN, GPIO, ...) or RTC events. In this mode, less than 150 µA of current will be drawn. 1 µA are drawn by RTC if functionality is required. For the rest of the system, a 50-100 $\mu A$ leakage current can be expected (assuming charger input is not active). # 5. Ordering information Please refer to OM12001 release note for ordering information. # 6. Functional description ### 6.1 LPC1768 Micro-controller LPC1768 will be responsible for tasks such as: - booting up the system - handling RTC and regular wake-up - interfacing with external sensors, display, buttons via I2C, SPI, UART, ... - communicating with others car's units via CAN, UART, Ethernet, ... - controlling operator access for firmware upgrade, data retrieval via USB, UART, ... <sup>4.</sup> Car being driven for 1h per day. Except for a few services provided by NXP to handle communication between the application running on Virtual Machine and virtualized external devices, Utility processor will be completely available to the system integrator. #### 6.1.1 General features - ARM Cortex-M3 microcontroller, running up to 100 MHz - 512 kB on-chip Flash Program Memory with In-System Programming (ISP) and In-Application Programming (IAP) capabilities. Single Flash sector or full-chip erase in 400 ms and 256 bytes programming in 1 ms. Flash program memory is on the ARM local bus for high performance CPU access - 10000 erase cycles - 10 years retention powered on, 20 years powered off - First 8 erase block are 4 KB large, others are 32 KB large - 32 kB Static RAM with local code/data bus for high-performance CPU access - Two 16 kB Static RAM blocks with separate access paths for higher throughput, for Ethernet, USB, DMA memory as well as for CPU code and data. - These SRAM blocks may be used for Ethernet, USB, and DMA memory, as well as for general purpose CPU instruction and data storage for general purpose SRAM - Multilayer AHB matrix interconnect with separate bus for each AHB master - Advanced Vectored Interrupt Controller, supporting up to 32 vectored interrupts - Eight channel General Purpose DMA controller (GPDMA) on the AHB multilayer matrix that can be used with the SSP, serial interfaces, the I2S port, as well as for memory-to-memory transfers - Serial interfaces available externally - USB 2.0 Full-speed Device/Host controller with on-chip PHY and associated DMA controller - Three UARTs with fractional baud rate generation, one with modem control I/O, one with IrDA support, all with FIFO. These reside on the APB bus - One SSP controller with FIFO and multi-protocol capabilities, as well as a SPI port, sharing its interrupt. The SSP controller can be used with the GPDMA controller and reside on the APB bus - Two I2C interfaces reside on the APB bus. The second and third I2C interfaces are expansion I2C interfaces with standard port pins rather than special open-drain I2C pins - I2S (Inter-IC Sound) interface for digital audio input or output, residing on the APB bus. The I2S interface can be used with the GPDMA - Two channels with Acceptance Filter/FullCAN mode residing on the APB bus - Other APB Peripherals - 12 bit A/D converter with input multiplexing among 7 external pins - 10 bit D/A converter with DMA support - Four general purpose timers with a total of 8 capture inputs and ten compare output pins each. Each timer block has an external count input - One PWM/Timer block with support for three-phase motor control - Real-Time Clock (RTC) with separate power pin; clock source can be the RTC oscillator or the APB clock oscillator - Watchdog Timer. The watchdog timer can be clocked from the internal RC oscillator, the RTC oscillator, or the APB clock - Standard ARM Test/Debug interface for compatibility with existing tools - Three reduced power modes: Idle, Sleep, and Power-down - Four external interrupt inputs. In addition every PORT0/2 pin can be configured as an edge sensing interrupt - Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt) - Two independent power domains allow fine tuning of power consumption based on needed features - Brownout detect with separate thresholds for interrupt and forced reset - On-chip Power On Reset - On-chip crystal oscillator with an operating range of 1 MHz to 24 MHz - For CAN and USB, a clock generated internally to OM12001 (ATOP) is provided, or an external crystal can be used - On-chip PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the main oscillator, the internal RC oscillator, or the RTC oscillator - Versatile pin function selections allow more possibilities for using on-chip peripheral functions ### 6.1.2 Block diagram #### 6.1.3 Ethernet Ethernet block supports bus clock rates of up to 100 MHz. The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with scatter-gather DMA off-loads many operations from the CPU. The Ethernet block and the CPU share the ARM Cortex-M3 D-code and system bus through the AHB-multilayer matrix to access the various on-chip SRAM blocks for Ethernet data, control, and status information. The Ethernet block interfaces between an off-chip Ethernet PHY using the Reduced MII (RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial bus. #### 6.1.4 USB LPC1768 features an USB interface with a device and host controller with on-chip PHY. #### 6.1.4.1 USB device controller The device controller enables Full Speed (12 Mbit/s) data exchange with a USB Host controller. It consists of a register interface, serial interface engine, endpoint buffer memory, and a DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled. When enabled, the DMA controller transfers data between the endpoint buffer and the on-chip SRAM. #### 6.1.4.2 USB host controller The host controller enables full- and low-speed data exchange with USB devices attached to the bus. It consists of a register interface, a serial interface engine, and a DMA controller. The register interface complies with the OHCI specification. #### 6.1.5 CAN #### 6.1.5.1 Description The Controller Area Network (CAN) is a serial communications protocol which efficiently supports distributed real-time control with a very high level of security. Its domain of application ranges from high-speed networks to low cost multiplex wiring. The CAN block is intended to support multiple CAN buses simultaneously, allowing the device to be used as a gateway, switch, or router among a number of CAN buses in industrial or automotive applications. #### **6.1.5.2** Features - Two CAN controllers and buses - Data rates to 1 Mbit/s on each bus - 32-bit register and RAM access - Compatible with CAN specification 2.0B, ISO 11898-1 - Global Acceptance Filter recognizes 11-bit and 29-bit receive identifiers for all CAN buses - Acceptance Filter can provide FullCAN-style automatic reception for selected Standard Identifiers - Full CAN messages can generate interrupts ### 6.1.6 Power saving modes #### 6.1.6.1 Peripheral and clock control As shown in Figure 4, the CPU clock rate can also be controlled as needed by changing clock sources, re-configuring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, Peripheral Power Control allows shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. The LPC1768 include three independent oscillators. These are the main oscillator, the IRC oscillator, and the RTC oscillator. Each oscillator can be used for more than one purpose as required in a particular application. Any of the three clock sources can be chosen by software to drive the main PLL and ultimately the CPU. Following reset, the LPC1768 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency. Main oscillator will be driven by an optional external crystal on customer board. Its presence might be required if an accurate clock is necessary, for instance for USB or HS CAN compliancy. ATOP Preliminary Specification #### 6.1.6.2 Power modes The LPC1768 support a variety of power control features. There are four special modes of processor power reduction: - Sleep - Deep-sleep - Power-down - Deep power-down The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, Peripheral Power Control allows shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Each of the peripherals has its own clock divider which provides even better power control. Integrated PMU (Power Management Unit) automatically adjust internal regulators to minimize power consumption during Sleep, Deep sleep, Power-down, and Deep power-down modes. The LPC1768 also implement a separate power domain to allow turning off power to the bulk of the device while maintaining operation of the RTC and a small set of registers for storing data during any of the power-down modes. **Sleep mode:** When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core. In Sleep mode, execution of instructions is suspended until either a Reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses. **Deep-sleep mode:** In Deep-sleep mode, the oscillator is shut down and the chip receives no internal clocks. The processor state and registers, peripheral registers, and internal SRAM values are preserved throughout Deep-sleep mode and the logic levels of chip pins remain static. The output of the IRC is disabled but the IRC is not powered down for a fast wake-up later. The RTC oscillator is not stopped because the RTC interrupts may be used as the wake-up source. The PLL is automatically turned off and disconnected. The Deep-sleep mode can be terminated and normal operation resumed by either a Reset or certain specific interrupts that are able to function without clocks. Since all dynamic operation of the chip is suspended, Deep-sleep mode reduces chip power consumption to a very low value. Power to the flash memory is left on in Deep-sleep mode, allowing a very quick wake-up. **Power-down mode:** Power-down mode does everything that Deep-sleep mode does, but also turns off the power to the IRC oscillator and the flash memory. This saves more power but requires waiting for resumption of flash operation before execution of code or data access in the flash memory can be accomplished. **Deep power-down mode:** The Deep power-down mode can only be entered from the RTC block. In Deep power-down mode, power is shut off to the entire chip with the exception of the RTC module and the RESET pin. The LPC1768 can wake up from Deep power-down mode via the RESET pin or an alarm match event of the RTC. **Wake-up interrupt controller:** The Wake-up Interrupt Controller (WIC) allows the CPU to automatically wake up from any enabled priority interrupt that can occur while the clocks are stopped in Deep sleep, Power-down, and Deep power-down modes. The WIC works in connection with the Nested Vectored Interrupt Controller (NVIC). When the CPU enters Deep sleep, Power-down, or Deep power-down mode, the NVIC sends a mask of the current interrupt situation to the WIC. This mask includes all of the interrupts that are both enabled and of sufficient priority to be serviced immediately. With this information, the WIC simply notices when one of the interrupts has occurred and then it wakes up the CPU. The WIC eliminates the need to periodically wake up the CPU and poll the interrupts resulting in additional power savings. #### 6.1.7 RTC The RTC on the LPC1768 is designed to have extremely low power consumption, i.e. less than 1 $\mu$ A. The RTC will typically run from the main chip power supply, conserving battery power while the rest of the device is powered up. When operating from a battery, the RTC will continue working down to 2.1 V. Battery power can be provided from a standard 3 V Lithium button cell. An ultra-low power 32 kHz oscillator will provide a 1 Hz clock to the time counting portion of the RTC, moving most of the power consumption out of the time counting function. The RTC contains a small set of backup registers (20 bytes) for holding data while the main part of the LPC1768 is powered off. The RTC includes an alarm function that can wake up the LPC1768 from all reduced power modes with a time resolution of 1 s. # 7. Application design-in information ### 7.1 Battery charging OM12001 (ATOP) natively handles Lithium Ion battery technology. There are 3 distinct modes for battery charging, depending on the battery voltage: trickling mode: In this mode, ATOP will detect whether battery is dead (i.e. voltage drop as soon as a small current is applied). If that is not the case, a small current of 1 mA will be applied until the voltage is higher than 1.5V, and then ATOP will switch to pre-charge mode - precharge mode: Precharge mode is completely under HW control and will continue until the battery voltage is high enough so that baseband can boot. During precharge, ATOP will provide a 200 mA current. As SW is not yet booted, temperature will not be controlled, i.e. precharge will occur even if battery is outside of advised range for a battery - fast charge: If battery level is higher than 3.1V (i.e. enough for baseband to boot) and there is voltage on Vcharge for more than 10 ms, then OM12001 (ATOP) will switch to SW charge mode. SW will initiate a fast charge with Constant Current Constant Voltage (CC-CV) method as described in <a href="Figure 5">Figure 5</a>. It will stop when the current drawn on the charger falls below 50 mA or whenever overvoltage/overcurrent is detected or temperature is outside of allowed range (typically 0-50°C). Limiting and dynamic values can be found in Table 4 and Table 26 <u>Figure 6</u> presents a typical implementation of the charging circuitry. A 0.1 Ohm resistor is used as a shunt to measure charge current. 2 PMOS transistors are used respectively to enable charging, avoid reverse leakage from battery to charger, and regulate current. They should be properly dimensioned for power dissipation. Additionally other pins should be connected as follows: - VBAT\_SENSE\_P must be connected to the battery - VBAT\_SENSE\_N must be connected to ground - BB\_BAT\_THERM must be connected to a 10 kOhm pull-down, or to the battery thermistor ### 7.2 Application without rechargable battery If no rechargable battery is used in the application, charging control pins must be connected as follows: - VCHG\_SNK must be connected to ground - BB\_CHARGE\_[SW|REG]\_CTL must be left unconnected - BB\_ICHG\_[P|N] must be connected together - VBAT\_SENSE\_P must be connected to VBAT\_SNK - VBAT\_SENSE\_N must be connected to ground - BB\_BAT\_THERM must be connected to a 10 kOhm pull-down #### 7.3 Current source OM12001 (ATOP) handles internally all its voltage conversion. For Utility Processor, a separate input, VBAT\_MC\_SNK, is used. Internally, a LDO, controlled by VDD\_3V0\_SRC\_ENA (active high, with internal pull-up), will convert it to the 3V required by the Utility Processor. As described in <a href="Figure 7">Figure 7</a>, the output of the LDO is also available externally to power external component, up to a maximum of 100 mA can be drawn. Other limiting values can be found in Table 13. ### 7.4 RTC MCU RTC is internally supplied by the output of the LDO described in <a href="Figure 7">Figure 7</a>. It can also be supplied by a separate battery such as a coin cell via VBAT\_RTC\_SNK so that RTC is kept in case of power loss. If this feature is not required it is advised to connect VBAT\_RTC\_SNK and VDD\_3V0\_SRC. # 8. Application information # 8.1 NFC antenna design<sup>3</sup> For NFC antenna design, please refer to Ref. [6] for antenna design and Ref. [7] if application requires to boost NFC signal. Figure 8 describes the internal setup of NFC ANT pins. $$R_1$$ = 1 K $\Omega$ , $R_2$ = 2.7 K $\Omega$ , $C_{RX}$ = 1 nF, $C_{vmid}$ = 100 NF # 9. Recommended operating conditions **Table 2. Temperature** Allowed temperature range | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|--------------------------------------------|-----|-----|-----|------|----------------------------------------------------| | | Module storage temperature range | -40 | | 85 | °C | Before final reflow, stored in drypack | | | Module limited operation temperature range | -40 | | 85 | °C | All functions, except for NFC and Secure processor | | | Module operating temperature range | -25 | | 85 | °C | | Table 7 presents in more details the tests performed to guarantee module lifetime. ## 10. Limiting values Table 3. Power supply | Symbol | Parameter | Min | Тур | Max | Unit | Note | |-------------------------|-----------------------------------------------|--------------------|-----|---------|------|------------------------------------------------------------------------------| | $V_{bat\_rf}$ | Battery voltage for application processor | 3.4 <sup>[1]</sup> | 4.2 | 4.8 | V | Voltage range allowed in case of connection and transmission to GSM network | | $V_{bat\_no\_rf}$ | Battery voltage for application processor | 3.1 | 4.2 | 5.5 | V | Voltage range allowed without connection to GMS network (i.e. airplane mode) | | V <sub>bat_mc</sub> | Battery voltage for utility processor | 3.1 | 4.2 | 5.5 | V | | | V <sub>bat_rtc_mc</sub> | Battery voltage for utility processor RTC | 2.0 | 3.3 | 3.6 | V | | | V <sub>bat_rtc_bb</sub> | Battery voltage for application processor RTC | 2.0 | 3.0 | 3.15 | V | [3] | | l <sub>bat</sub> | Battery current | | | 1800[2] | mA | Peak current to be used to dimension decoupling capacitors (on VBAT_SNK) | <sup>[1]</sup> Note this minimum voltage should take into account the voltage drop due to the high current during transmission, i.e. for a typical battery with a drop of 200 mV, minimum voltage is 3.6V Table 4. Battery charging Handled by baseband integrated battery charging unit | Parameter | Min | Тур | Max | Unit | Note | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Charge voltage | 3.2 | 4.8 | 7.5 | V | [1] | | Empty battery current | | 1 | | mA | for V <sub>BAT_SNK</sub> < 1.5V | | Pre-charge current | 160 | 200 | 240 | mA | pre-charge current, i.e. for V <sub>BAT_SNK</sub> < 3.35V | | Fast charge current | 200 | | 1400 | mA | For V <sub>BAT_SNK</sub> > 3.35V,<br>Settable with 100mA steps,<br>with additional step at 450<br>mA | | Fast Charge Voltage | 3.45 | 4.2 | 5.5 | V | Settable with 50 mV step<br>between 3.45 to 4.9V and 2<br>additional points at 5.25 and<br>5.55V | | Maximum voltage allowed on BB_CHARGE_SW_CTL | - | - | $V_{BAT\_SNK}$ | V | | | Maximum voltage allowed on BB_CHARGE_SW_REG | - | - | V <sub>CHG_SNK</sub> | V | | | | Charge voltage Empty battery current Pre-charge current Fast charge current Fast Charge Voltage Maximum voltage allowed on BB_CHARGE_SW_CTL Maximum voltage allowed | Charge voltage 3.2 Empty battery current Pre-charge current 160 Fast charge current 200 Fast Charge Voltage 3.45 Maximum voltage allowed on BB_CHARGE_SW_CTL Maximum voltage allowed - | Charge voltage 3.2 4.8 Empty battery current 1 Pre-charge current 160 200 Fast charge current 200 Fast Charge Voltage 3.45 4.2 Maximum voltage allowed on BB_CHARGE_SW_CTL Maximum voltage allowed | Charge voltage 3.2 4.8 7.5 Empty battery current 1 Pre-charge current 160 200 240 Fast charge current 200 1400 Fast Charge Voltage 3.45 4.2 5.5 Maximum voltage allowed on BB_CHARGE_SW_CTL Maximum voltage allowed - VCHG_SNK | Charge voltage 3.2 4.8 7.5 V Empty battery current 1 mA Pre-charge current 160 200 240 mA Fast charge current 200 1400 mA Fast Charge Voltage 3.45 4.2 5.5 V Maximum voltage allowed on BB_CHARGE_SW_CTL Maximum voltage allowed - V <sub>CHG_SNK</sub> V | <sup>[1]</sup> Charge voltage should obviously be higher than Vbat. Voltage drop into external transistors and resistors should be taken into account <sup>[2]</sup> Occurs only during transmission slot (577 µs) in case of poor reception <sup>[3]</sup> It is not mandatory to connect V<sub>bat\_rtc\_pnx</sub> as internal connection is provided, unless it is required to keep application processor RTC active when V<sub>bat</sub> is disconnected Table 5. Limiting values for micro-controller pins | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------|-------------------------------|-----|------|-----|------| | $V_{IAmc}$ | Analog input voltage | on ADC related pins | | -0.5 | 5.1 | V | | V <sub>Imc</sub> | Input voltage | 5V tolerant I/O pins[1][2][3] | | -0.5 | 5.5 | V | | | | other I/O pins[2] | | -0.5 | 3.6 | V | | V <sub>imc_xtal1</sub> | Input voltage for XTAL1 | Internal oscillator input | 0 | - | 1.8 | V | | V <sub>omc_xtal2</sub> | Output voltage | Internal oscillator output | 0 | - | 1.8 | V | <sup>[1] 5</sup>V tolerant pins, i.e. all I/O with MC prefix, except for oscillator IOs ### Table 6. Limiting values for GSM baseband interfaces SIM interface, analog audio and PCM interface | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|----------------|------------|------|-----|-----|------| | $V_{lbb}$ | Input voltage | | -0.4 | | 3.2 | V | | I <sub>lbb</sub> | Input current | | | | 20 | mA | | l <sub>Obb</sub> | Output current | | | | 20 | mA | ### Table 7. Limiting values for GSM antennas Due to their ESD protection implementation GSM antennas are DC grounded | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------|--------------------------------------------------------------|-----|-----|------|------| | $R_{\text{IDC}}$ | Input resistance | DC voltage | | | 1.96 | Ω | | I <sub>maxDC</sub> | Maximum current | DC current | | | 140 | mA | | | Load mismatch | for all phase angles, before permanent degradation or damage | | | 20:1 | VSWR | | | Spurious (low bands) | for all phase angles, no parasitic oscillations > -30 dbm | | | 12:1 | VSWR | | | Spurious (high bands) | for all phase angles, no parasitic oscillations > -30 dbm | | | 8:1 | VSWR | ### Table 8. Limiting values for GPS passive antenna input Due to its ESD protection implementation GPS antenna is DC grounded | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|------------------|------------|-----|-----|------|------| | R <sub>IDC</sub> | Input resistance | DC voltage | | | 0.14 | Ω | | I <sub>maxDC</sub> | Maximum current | DC current | | | 540 | mA | ### Table 9. Limiting values for GPS active antenna input and antenna bias | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------|------------|-----|-----|-----|------| | $V_{maxDC}$ | Maximum voltage | DC voltage | -25 | | 25 | V | | I <sub>maxDC</sub> | Maximum current | DC current | | | 70 | mA | ATOP Preliminary Specification © NXP B.V. 2012. All rights reserved. <sup>[2]</sup> V<sub>bat\_mc</sub> must be present <sup>[3] 3-</sup>state outputs go into 3-state mode when V<sub>bat\_mc</sub> is grounded ### 11. Characteristics ### 12. Static characteristics ### **12.1 Pins** Table 10. Characteristics for micro-controller pins | | | A 11/1 | | _ | | | |-----------------------|-----------------------------------------|-------------------------------------------------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $V_{\text{Omc}}$ | Output voltage | | 0 | | 3.0 | V | | $V_{IHmc}$ | High level input voltage | | 2.0 | | | V | | $V_{ILmc}$ | Low level input voltage | | | | 8.0 | V | | I <sub>ILmc</sub> | Low level input current | V <sub>I</sub> =0 V; no pull-up | | | 3 | μΑ | | I <sub>IHmc</sub> | High level input current | V <sub>I</sub> =3.0 V; no pull-down | | | 3 | μΑ | | $V_{OHmc}$ | High level output voltage | I <sub>OHmc</sub> =-4 mA | 2.6 | | | V | | $V_{OLmc}$ | Low level output voltage | I <sub>OLmc</sub> =-4 mA | | | 0.4 | V | | I <sub>OLmc</sub> | Low level output current | V <sub>OL</sub> =0.4 V | 4 | | | mΑ | | I <sub>OHmc</sub> | High level output current | V <sub>OH</sub> =2.6 V | -4 | | | mΑ | | I <sub>OLSmc</sub> | Low level short circuit output current | V <sub>I</sub> =3.0 V[1] | | | -45 | mΑ | | I <sub>OHSmc</sub> | High level short circuit output current | V <sub>I</sub> =0 V[1] | | | 50 | mA | | I <sub>OZmc</sub> | Off state output current | V <sub>O</sub> =3.0 or 0V; no pull-up/down | | | 3 | μΑ | | I <sub>pdmc</sub> | Pull-down current | V <sub>I</sub> =5 V | 10 | 50 | 150 | μΑ | | I <sub>pumc</sub> | Pull-up current | V <sub>I</sub> =0 V; | -15 | -50 | -85 | μΑ | | | | 3.0 <v<sub>I&lt;5 V</v<sub> | 0 | 0 | 0 | μΑ | | I <sub>llatchmc</sub> | I/O latchup current | -1.5 <v<sub>I&lt;4.5V; T<sub>j</sub>&lt;125°C</v<sub> | | | 100 | mA | | | | | | | | | <sup>[1]</sup> Only allowed for a short time period Table 11. Characteristic for baseband digital interface namely SIM interface, PCM, UART, JTAG | - | | | | | | | |-------------------|---------------------------|------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $V_{IHbb}$ | High level input voltage | | 2.4 | | | V | | $V_{ILbb}$ | Low level input voltage | | | | 0.4 | V | | I <sub>IHbb</sub> | High level input current | | -10 | | +10 | μΑ | | I <sub>ILbb</sub> | Low level input current | | -10 | | +10 | μΑ | | $V_{OHbb}$ | High level output voltage | | 2.7 | | | V | | $V_{OLbb}$ | Low level output voltage | | | | 0.1 | V | | R <sub>pubb</sub> | Pull-up resistance | | | 100 | | kΩ | | R <sub>pdbb</sub> | Pull-down resistance | | | 100 | | kΩ | | C <sub>iLbb</sub> | Input capacitance | | | | 0.1 | pF | | | | | | | | | Table 12. Characteristic for GPS digital interface namely JTAG and GPS\_UART2\_RXD | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|---------------------------|------------|-----|-----|-----|------| | $V_{IHbb}$ | High level input voltage | | 1.7 | | | V | | V <sub>ILbb</sub> | Low level input voltage | | | | 0.7 | V | | I <sub>IHbb</sub> | High level input current | | -10 | | +10 | μΑ | | I <sub>ILbb</sub> | Low level input current | | -10 | | +10 | μΑ | | V <sub>OHbb</sub> | High level output voltage | | 1.7 | | | V | | V <sub>OLbb</sub> | Low level output voltage | | | | 0.7 | V | | R <sub>pubb</sub> | Pull-up resistance | | | 60 | | kΩ | | R <sub>pdbb</sub> | Pull-down resistance | | | 75 | | kΩ | | I <sub>O</sub> | Output current | | 6 | | | mA | ### 12.2 Current sources Table 13. V<sub>dd 3v0 src</sub> current source Can be used to supply external components | Symbol | Parameter | Min | Тур | Max | Unit | Note | |-------------------------|-----------------|------|--------|-------|------|-----------------------------------------------------| | $V_{dd_3v0}$ | Output voltage | 2.9 | 3.0 | 3.1 | V | For T <sub>j</sub> =-40 to 125°C | | I <sub>vdd3v0_max</sub> | maximum current | | | 100 | mA | | | $\Delta V_{dd_3v0}$ | Load regulation | | 0.0008 | 0.004 | %/mA | | | $\Delta V_{dd_3v0}$ | Line regulation | -0.1 | | 0.1 | %/V | For V <sub>bat</sub> variation | | t <sub>on_dd_3v0</sub> | Turn on time | | 240 | | μS | Measured from the time VDD_3V0_SRC_ENA exceeds 1.4V | ### Table 14. $V_{sim\_src}$ current source To be only used to supply SIM cards[1] | • | | | | | | | |------------------------|-------------------------|------|------|------|------|-----------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Unit | Note | | V <sub>sim_src</sub> | Output voltage | 2.75 | 2.90 | 3.00 | V | Appropriate SIM card voltage is | | | | 1.65 | 1.80 | 1.95 | V | automatically detected and selected by the software | | I <sub>sim_src</sub> | Output current | | | 80 | mA | Full power mode | | | | | | 3 | mA | Sleep mode | | $\Delta V_{o}/V_{o}$ | Relative output voltage | | | 50 | mV/V | For V <sub>bat</sub> variation | | t <sub>on_dd_3v0</sub> | Settling time | | 10 | | μS | from power-down | | | | | | | | | <sup>[1]</sup> Voltage is dynamically controlled to reduce power consumption when SIM card is not accessed ### 12.3 Voltage references Table 15. V<sub>io\_ref</sub> voltage reference To be used as a reference to connect to BB\_\* test pins (JTAG) | Symbol | Parameter | Min | Тур | Max | Unit | Note | |----------------------|-------------------------|------|------|------|------|--------------------------------| | $V_{io\_ref}$ | Output voltage | 2.70 | 2.80 | 2.95 | V | | | $\Delta V_{o}/V_{o}$ | Relative output voltage | | | 50 | mV/V | For V <sub>bat</sub> variation | ATOP Preliminary Specification © NXP B.V. 2012. All rights reserved. Table 16. $V_{perm\_ref}$ voltage reference To be used as a reference to connect to BB\_\* functional pins | Symbol | Parameter | Min | Тур | Max | Unit | Note | |-----------------------|----------------|---------|--------|-----------------------|------|-------------------------| | V <sub>perm_ref</sub> | Output voltage | 2.82[1] | 3.0[2] | 3.18 <mark>[3]</mark> | V | Follows VBAT_SNK if <3V | [1] For VBAT\_SNK = 3.1V [2] For VBAT\_SNK = 3.6V [3] For VBAT\_SNK = 5.5V ### Table 17. V<sub>adc\_ref</sub> voltage reference used as power supply reference for internal ADCs | Symbol | Parameter | Min | Тур | Max | Unit | Note | |----------------------|-----------------|------|-----|-----|------|----------------------------------| | V <sub>adc_ref</sub> | Output voltage | 2.9 | 3.0 | 3.1 | V | For T <sub>j</sub> =-40 to 125°C | | ΔV/V | Line regulation | -0.1 | | 0.1 | %/V | For V <sub>bat</sub> variation | ### 12.4 Clocks ### Table 18. 1PPS This pulse is synchronized with GPS system clock | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|-------------|-----|-----|-----|------|-----------------------------------------------| | | Pulse width | | 125 | | μs | | | | Jitter | -50 | 3 | 50 | ns | Stationary and receiving 4 or more satellites | #### Table 19. BB EXT CLK This clock is coupled to GSM network | Symbol | Parameter | Min | Тур | Max | Unit | Note | | | |-------------------------|-----------------|-----|-------|-----|------|------------------|--|--| | f <sub>bb_ext_clk</sub> | frequency | | 26/N | | MHz | for N= 1, 2,, 8 | | | | | | | 156/M | | MHz | for M=9, 10,, 16 | | | | $\Delta f/f_{O}$ | frequency drift | | 0.7 | 1 | ppm | | | | #### Table 20. Micro-controller clock External crystal required for high speed CAN, for all other purposes, internal RC oscillator is sufficient | Symbol | Parameter | Min | Тур | Max | Unit | Note | |---------------------------|-----------------------|--------------------------|-----|------|---------|--------------------------------------------------------------| | f <sub>mc_xtal</sub> | Crystal frequency | 1 | - | 24 | MHz | In case of externally oscillator, connected to MC_XTAL_(1 2) | | V <sub>(rms)mc_xtal</sub> | Oscillation amplitude | 0.2 | - | | V (RMS) | | | t <sub>hmc_xtal</sub> | Clock High time | t <sub>cycle</sub> x 0.4 | - | | ns | | | t <sub>lmc_xtal</sub> | Clock Low time | t <sub>cycle</sub> x 0.4 | - | | ns | | | t <sub>rmc_xtal</sub> | Clock rise time | | | 5 | ns | | | t <sub>fmc_xtal</sub> | Cock fall time | | | 5 | ns | | | f <sub>mc_ircl</sub> | Oscillator frequency | 3.96 | 4 | 4.04 | MHz | Frequency of internal RC oscillator | # 13. Dynamic characteristics ### 13.1 Power consumption All measured current consumption have been measured at 25°C with a power supply at 3.7V Table 21. Utility processor power consumption Includes LDO | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|----------------------|-----|-------------------|-----|------|-------------------------------| | | Cortex M3 at 12 MHz | 7 | 7 <u>[1]</u> | | mA | at 25°C, code while(1) $\{\}$ | | | Cortex M3 at 100 MHz | | 42 <sup>[1]</sup> | | mA | | | | Powerdown mode | | 150 | | μΑ | [2] | | | RTC active | | 1 | | μΑ | backup registers saved [3] | <sup>[1]</sup> No peripherals enabled Table 22. Application processor consumption characteristics Baseband ARM and memories power consumption additionally to GSM/GPRS function | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|-----------------------|------|-----|-----|------|------| | | Application processor | 0[1] | 20 | 60 | mA | | <sup>[1]</sup> Leakage currents are included in Table 23 Table 23. Communication coprocessor consumption characteristics Covers baseband RF frontend as well as memories (PSRAM and flash) | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|-------------------------------------------------------------------------|--------------------|---------------------|---------------------|------|--------------------------------------------------------------------| | | complete GSM function network attachment | | 115 <sup>[1]</sup> | | μAh | Energy consumption equivalent to 300s of idle mode | | | complete GSM function active in idle mode | 1.085[2] | 1.31 <mark>3</mark> | 2.05 <del>[4]</del> | mA | Average consumption, assuming typical setting | | | complete GSM function during voice call | 79 <u>[5]</u> | 114 <mark>6</mark> | 220[7] | mA | for mobile network. Peak consumption for GSM/GPRS at maximum | | | complete GPRS<br>function during data<br>transfer (Class 10:<br>2T+3RX) | 140 <sup>[5]</sup> | 205[6] | 400[7] | mA | power can reach up to<br>1600 mA during transfer<br>slots (577 µs) | | | complete GSM function in sleep mode | | 600 | | μΑ | GSM function active | | | complete GSM function leakage current | | 50 | | μΑ | | <sup>[1]</sup> Network dependent, assumes a typical 7s radio measurement plus 0.5s network inscription <sup>[2]</sup> Wake-up can be initiated by event on RTC, CAN, USB and most GPIOs <sup>[3]</sup> If a separate power source such as coin cell battery is connected to VBAT\_RTC\_SNK and no power is supplied via VBAT\_MC\_SNK <sup>[2]</sup> BS PA MFRMS = 9, i.e. paging from network will be checked every 2100 ms <sup>[3]</sup> BS\_PA\_MFRMS = 5, i.e. paging from network will be checked every 1175 ms. This is typically the setting used by most mobile operators - [4] BS\_PA\_MFRMS = 2, i.e. paging from network will be checked every 470 ms - [5] PCL = 19, i.e. 4.9db amplification for GSM900 - [6] PCL = 7, i.e. 29.2db amplification for GSM900 - [7] PCL = 5, i.e. 33.1 db amplification for GSM900 #### Table 24. Security processor power consumption | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|-----------------------|-----|-----|-----|------|-----------------------------| | | Function switched off | | | 0 | μΑ | included in NFC coprocessor | | | Function active | | 6 | | mA | | ### Table 25. NFC coprocessor power consumption Covers NFC and SMX | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|---------------------------------------------|-----|-----|-----|------|-----------------------| | | Function switched off | | 2 | | μΑ | | | | Power down | | 35 | | μΑ | RF field detection on | | | Function active | | 30 | | mA | | | | function active with R transmission ongoing | | 90 | 130 | mA | | ### 13.2 Battery charging ### Table 26. Battery charging Measured at 3.7V, 25°C | Symbol | Parameter | Min | Тур | Max | Unit | Note | |----------------------------|-----------------------------------------------|-----|-----|-----|------|---------------------------------------------------------------------------------------------------| | | Battery overvoltage detection | 60 | 90 | 130 | mV | Battery voltage in excess of VFAST above which fast charge is automatically disabled | | | Battery overcurrent detection | 190 | 210 | 230 | mA | Battery current in excess of programmed current above which fast charge is automatically disabled | | | Fast charge stop | | 50 | | mA | | | $\Delta V_{Oreg}/V_{Oreg}$ | Relative regulator output voltage variation | -1 | | +1 | % | | | $\Delta I_{Oreg}/I_{Oreg}$ | Relative regulator output current variation | -12 | | +12 | % | | | I <sub>qvchg</sub> | Quiescent current drawn from VCHG_SNK | | 3 | | mA | | | I <sub>qbb_ighgp</sub> | Quiescent current drawn from BB_ICHG_P | | | 40 | μΑ | during charge | | I <sub>qbb_ighgn</sub> | Quiescent current drawn from BB_ICHG_P | | | 60 | μΑ | during charge | | I <sub>qvbat_snk</sub> | Quiescent current drawn from VBAT_SENSE_[P N] | | | 200 | μΑ | during charge | ### 14. Thermal characteristics ### 14.1 Internal heater<sup>2</sup> As described in <u>Table 2</u>, OM12001 (ATOP) can operate between -40 and +85°C, except for the NFC and Security processor which are limited to a -25 to +85°C temperature range. To ensure that operating range can be rapidly reached, an internal heater is available to heat-up the device. The internal heater is controlled by internal micro-controller pin P2.5 (active high). Internal temperature should be monitored when heater is used. It must not be enabled for more than a few seconds if current temperature is greater than 25°C as otherwise there is a risk of destruction for the heater. Table 27. Internal heater characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|------------------|------|------|------|------|-------------------------------| | | Current drawn | 500 | 600 | 700 | mA | | | | Power dissipated | 1600 | 2500 | 3400 | mW | Dependant on V <sub>bat</sub> | ### 14.2 Internal temperature sensor OM12001 (ATOP) includes an internal temperature sensor. This sensor is used by GSM baseband to tune its VCXO to achieve network lock-on but is also accessible to the internal micro-controller which can use it to. Internal micro-controller (LPC1768) has also access to this sensor to adapt its behavior to conditions, i.e enabling internal heater in case of low temperature, ... . <u>Figure 9</u> presents accuracy of the internal temperature measurement depending on ambient temperature. ### 14.3 Battery temperature sensor To improve lifetime, it is recommended to avoid charging batteries, outside of the temperature range specified by their manufacturers, typically 0 to 50°C. For Lithium-Ion battery, the charger circuit inside OM12001 (ATOP) will use by default the internal temperature sensor. However, in some cases, depending on implementation, it can be expected the temperature of the battery will be significantly different from module temperature. It is then recommended to use a battery with internal sensor. OM12001 (ATOP) supports the use of an external thermistor dedicated to battery. Note that even if a separate thermistor is not used, this input is used to detect battery Table 28. Battery temperature sensor | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|-----------------------------------|-----|-----|-----|-----------| | R <sub>thermin</sub> | Internal pull-up | | 10 | | $k\Omega$ | | R <sub>tol</sub> | input resistor tolerance accuracy | -1 | | 1 | % | # 15. Handling information presence. # 16. Soldering OM12001 (ATOP) is a laminate based module with a metal cover and a Land Grid Array (LGA) at the bottom side of the product. The OM12001 (ATOP) can be assembled using a standard Surface Mount Technology (SMT) reflow process in a convection oven. Figure 10 and Table 29 indicate the maximum and minimum limits of the solder profile. The applied profile has to fit within these limits. It is recommended to use a standard no-clean SAC solder paste for a lead free assembly process. Fig 10. Reflow profile Table 29. Reflow profile parameters | Symbol | Parameter | Min | Unit | |------------------|---------------------------------------|------------|------| | α | Temperature gradient (ramp-up) | < 3 | °C/s | | β | Temperature gradient (cool-down) | < 5 | °C/s | | T <sub>E</sub> | Preheat (soak) temperature | 150 to 200 | °C | | t <sub>E</sub> | Preheat time | 60 to 180 | S | | t <sub>M</sub> | Time to melting | 6 to 35 | S | | $T_R$ | Reflow temperature | > 217 | °C | | t <sub>R</sub> | Reflow time | 60 to 150 | S | | T <sub>Min</sub> | Minimum peak temperature | 235 | °C | | T <sub>Max</sub> | Maximum peak temperature | 260 | °C | | | Maximum time above 250°C | 10 | S | | | Maximum time 25°C to peak temperature | 8 | mn | # 17. Mounting ### 17.1 PCB layout The PCB footprint design is a copy of the metal LGA pattern at the bottom side of the ATOP package. ### 17.2 Stencil design The dimensions of the solder stencil apertures can be found in Figure 11. In general there are 2 aperture sizes applied for the stencil: • 0.7 mm diameter for the inner pads<sup>5</sup> • 0.8 mm for the outer pads The recommendation for the stencil thickness is 150 µm. ### 18. Marking Figure 12 shows label present on the module. **ATOP Preliminary Specification** <sup>5.</sup>G7-G13, H7-H13, J7, J8, J12, J13, K7, K8, K12, K13, L7, L8, L12, L13, M7-M13, N7-N13 Model: OM12001/100 0123456789012345 sE1226 0091401130000000 FCC ID XXMOM12001100 €€0700 IC: 8764A-OM12001100 IMEI 35374505-0123456-4 Fig 12. OM12001/100 labelling Labelling can be decoded as follows: - First line: Product name, ie OM12001/100 or OM12001/000 - Second line: Serial number - Third line: Production info, including production site, RHF-2006 indicator<sup>6</sup>, date code - Fourth line: BOM number - Fifth line: FCC ID, ie XXMOM12001100 or XXMOM12001000 and Notified body for CE certification - Sixth line: IC ID, ie 8764A-OM12001100 or 8764A-OM12001000 - Seventh line: IMEI DataMatrix 2D barcode includes the following information: - Serial number - EMS Internal product code - Date code - Product name, ie OM12001/100 or OM12001/000 - IMEI Type Allocation Code (TAC) iteration number<sup>7</sup> **ATOP Preliminary Specification** E standing for Exempted, ie. incorporates product containing exempted Lead that do contain Halogens/Antimony. For example products with eutectic solder die-attach (HSOP/SIL-P) packages and glass-diodes containing Lead <sup>1</sup> stands for a TAC value of 35374505 for OM12001. IMEI can be computed by concatenating TAC, the 6 last digits of serial number and Check Digit, (CD) computed with Luhn formula # 19. Packing information OM12001 (ATOP) modules are packed in trays. Before packing and shipping, trays have been dry baked for 16 hours at 125°C, according to IPC/JEDEC J-Std-033B.1. OM12001 (ATOP) has been tested according to IPC/JEDEC J-STD 020D and is classified as Moisture Sensitivity Level 3 (MSL3). # 20. Package outline ATOP presents itself as a 33x33x3.35 mm module. Ball size is 0.8 mm with a 1.6mm pitch. ### 21. Support information For support, please contact support.telematics@nxp.com ### 22. Test information For production and end of line testing the following tools will be provided: - SW tools to interface to module: - parameters setting (e.g. battery settings, ...) - file download - flash update # 23. Safety instructions OM12001 (ATOP) is a class A digital device marketed for use in a commercial, industrial or business environment. It has been tested to be conform to FCC as well as to R&TTE Articles 3.1(a) and (b), safety and EMC respectively, and relevant Article 3.2 requirements using NXP reference board. The manufacturer of the final product integrating OM12001 (ATOP) must assess its equipment against the Essential requirements of the R&TTE and FCC Directives OM12001 (ATOP) is compliant with the following standards: - Mandatory european standards - R&TTE Article 3.1a: Electrical safety (EN60950) - R&TTE Article 3.1a: SAR (EN62209-1): MPE calculation as distance > 20 cm - R&TTE Article 3.1b: EMC (EN301489-1 and -7 for GSM, EN301489-3 V1.4.1, EN300440-2 for NFC and GPS) - R&TTE Article 3.2: Radiated RF (EN301511 for GSM, EN302291-1-2 V1.1.1 for NFC and GPS) - Notified Body opinion according to Annex IV: Evaluation of compliance with essential requirements - Mandatory US and Canadian standards - FCC EMC: part 15B - FCC RF: part 24 for PCS1900, part 22 for GSM850, part 15.225 for GPS and NFC - FCC certificate from Telecom Certification body - Voluntary certification - Global Certification Forum (GCF), including field tests - PCS-1900 Type Certification Review Board (PTCRB) Reports are available upon requests SAR according to EN 62209-1 has not been checked and replaced by MPE calculation, hence the antenna(s) used in the final application must be installed to provide a separation distance of at least 20 centimeters from all persons and must not be co-located or operating in conjunction with any other antenna or transmitter. Additionally, for FCC compliance, the system antenna(s) gain must not exceed 3 dBi for mobile and fixed or mobile operating configurations. Manufacturer of the final product using OM12001 (ATOP) will have to provide instructions for antenna installation and transmitter operating conditions to satisfy to RF exposure compliance. Manufacturer of the final product using OM12001 (ATOP) should take care that OM12001 (ATOP) is always within the operating limits (such as temperature, power supply, ...) described in the present document, in particular it must be supplied by a limited power source according to EN 60950-1. Physically, the clearance and creepage distances required by the end product must be withheld when the module is installed. The cooling of the end product shall not negatively be influenced by the installation of the module. Manufacturers of devices incorporating this module are advised to clarify any regulatory questions and to have their complete product tested and approved for R&TTE, FCC compliance and all relevant regulations. #### 23.1 FCC Caution Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment. This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense #### 23.2 IC Caution This device complies with Industry Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device. This Class B digital apparatus complies with Canadian ICES-003. Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement. Cet appareil numérique de la classe B est conforme à la norme NMB-003 du Canada. Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. # 24. Appendix ### 25. Abbreviations Table 30. Abbreviations | Table 30. | ADDIEVIALIONS | | |-----------|---------------|---------------------------------------------| | Acronym | Descrip | otion | | ADC | Analog | to Digital Converter | | AES | Advance | ed Encryption Standard | | AHB | AMBA H | ligh Performance Bus | | ATOP | Automo | tive Telematic On-board unit Platform | | CLK | Clock | | | CPU | Central | Processing Unit | | DAC | Digital to | o Analog Converter | | DCS | Digital C | Cellular System | | DES | Data En | cryption Standard | | DMA | Direct M | lemory Access | | DPA | Differen | tial Power Analysis | | DSP | Digital S | Signal Processor | | EEPROM | Electrica | ally Erasable Programmable Read Only Memory | | GP | General | Purpose | | GPIO | General | Purpose Input Output | | IF | Interme | diate Frequency | | IRQ | Interrup | t ReQuest | | JCOP | Java Ca | rd Open Platform | | LDO | Low Dro | ppOut | | LNA | Low No | ise Amplifier | | MCU | Micro-C | ontroller Unit | | MIDP | Mobile I | nformation Device Profile | | NFC | Near Fi | eld Communication | | NiMH | Nickel N | Netal Hybrid | | OBU | On Boa | rd Unit | | OS | Operation | ng System | | OTP | One Tin | ne Programmable | | PA | Power A | Amplifier | | PCB | Printed | Circuit Board | | PCM | Pulse C | ode Modulation | | PKI | Public K | Cey Infrastructure | | PLL | Phase L | ocked Loop | | PWM | Pulse W | /idth Modulation | | RF | Radio F | requency | | ROM | Read O | nly Memory | | | | | Table 30. Abbreviations ... continued | Acronym | Description | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSA | A public-key encryption technology developed by RSA Data Security, Inc. The acronym stands for Rivest, Shamir, and Adelman, the inventors of the technique | | RTC | Real Time Clock | | RTOS | Real Time Operating System | | SAW | Surface Acoustic Wave | | SIM | Subscriber Identification Module | | SNR | Signal to Noise Ratio | | SPA | Simple Power Analysis | | SPI | Serial Peripheral Interface | | TCXO | Temperature Controlled Crystal Oscillator | | UART | Universal Asynchronous Receiver Transmitter | ### 26. Glossary <term> — <definition> ### 27. References - [1] ZVEI - Zentralverband Elektrotechnik- und Elektronikindustrie e.V. http://www.zvei.org/fachverbaende/electronic\_components\_and\_systems/robustnes s validation/druckansicht.html?type=1 - [2] LPC1768 datasheet http://www.nxp.com/documents/data sheet/LPC1769 68 67 66 65 64 63.pdf - LPC1768 user manual [3] http://www.nxp.com/documents/user\_manual/UM10360.pdf - LPC1768 errata sheet [4] http://www.nxp.com/documents/errata\_sheet/ES\_LPC176X.pdf - [5] LPC1768 web page http://www.nxp.com/products/microcontrollers/cortex m3/lpc1700/LPC1768FET100 .html#overview - AN1445 Antenna design guide for MFRC52x, PN51x, PN53x [6] AN1444 RF Design Guideplus Excel Calculation http://www.nxp.com/documents/application\_note/AN1445\_An1444.zip - AN1425 RF Amplifier for NFC Reader IC's [7] AN166510 Amplifier antenna matching calculation (Excel) http://www.nxp.com/documents/application\_note/AN1425\_AN166510.zip ### 28. Legal information ### 28.1 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. ### 28.2 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. ### 28.3 Licenses #### Purchase of NXP ICs with ISO/IEC 14443 type B functionality This NXP semiconductors IC is ISO/IEC 14443 Type B software enabled and is licensed under Innovatron's Contactless Card patents license for ISO/IEC 14443 B. The license includes the right to use the IC in systems and/or end-user equipment. #### Purchase of NXP ICs with NFC technology Purchase of an NXP semiconductors IC that complies with one of the Near Filed Communications (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. A license for the patent portfolio of NXP B.V. for the NFC standards needs to be obtained at Via Licensing, the pool agent of the NFC Patent pool, e-mail: info@vialicensing.com. #### Purchase of NXP ICs with DPA and SPA countermeasures NXP ICs containing functionality implementing countermeasures to Differential Power Analysis and Simple Power Analysis are produced and sold under applicable license from Cryptography Research, Inc. #### 28.4 Patents Notice is herewith given that the subject device uses one or more of the following patents and that each of these patents may have corresponding patents in other jurisdictions. <Patent ID> — owned by <Company name> ### 28.5 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. MIFARE — is a trademark of NXP B.V. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.