

# **FGH100M**Hardware Design

# Wi-Fi Module Series

Version: 1.0.0

Date: 2023-03-22

Status: Preliminary



At Quectel, our aim is to provide timely and comprehensive services to our customers. If you require any assistance, please contact our headquarters:

#### Quectel Wireless Solutions Co., Ltd.

Building 5, Shanghai Business Park Phase III (Area B), No.1016 Tianlin Road, Minhang District, Shanghai 200233, China

Tel: +86 21 5108 6236 Email: <u>info@quectel.com</u>

#### Or our local offices. For more information, please visit:

http://www.quectel.com/support/sales.htm.

#### For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm.

Or email us at: support@quectel.com.

# **Legal Notices**

We offer information as a service to you. The provided information is based on your requirements and we make every effort to ensure its quality. You agree that you are responsible for using independent analysis and evaluation in designing intended products, and we provide reference designs for illustrative purposes only. Before using any hardware, software or service guided by this document, please read this notice carefully. Even though we employ commercially reasonable efforts to provide the best possible experience, you hereby acknowledge and agree that this document and related services hereunder are provided to you on an "as available" basis. We may revise or restate this document from time to time at our sole discretion without any prior notice to you.

# **Use and Disclosure Restrictions**

# **License Agreements**

Documents and information provided by us shall be kept confidential, unless specific permission is granted. They shall not be accessed or used for any purpose except as expressly provided herein.

# Copyright

Our and third-party products hereunder may contain copyrighted material. Such copyrighted material shall not be copied, reproduced, distributed, merged, published, translated, or modified without prior written consent. We and the third party have exclusive rights over copyrighted material. No license shall be granted or conveyed under any patents, copyrights, trademarks, or service mark rights. To avoid ambiguities, purchasing in any form cannot be deemed as granting a license other than the normal non-exclusive, royalty-free license to use the material. We reserve the right to take legal action for noncompliance with abovementioned requirements, unauthorized use, or other illegal or malicious use of the material.



#### **Trademarks**

Except as otherwise set forth herein, nothing in this document shall be construed as conferring any rights to use any trademark, trade name or name, abbreviation, or counterfeit product thereof owned by Quectel or any third party in advertising, publicity, or other aspects.

### **Third-Party Rights**

This document may refer to hardware, software and/or documentation owned by one or more third parties ("third-party materials"). Use of such third-party materials shall be governed by all restrictions and obligations applicable thereto.

We make no warranty or representation, either express or implied, regarding the third-party materials, including but not limited to any implied or statutory, warranties of merchantability or fitness for a particular purpose, quiet enjoyment, system integration, information accuracy, and non-infringement of any third-party intellectual property rights with regard to the licensed technology or use thereof. Nothing herein constitutes a representation or warranty by us to either develop, enhance, modify, distribute, market, sell, offer for sale, or otherwise maintain production of any our products or any other hardware, software, device, tool, information, or product. We moreover disclaim any and all warranties arising from the course of dealing or usage of trade.

# **Privacy Policy**

To implement module functionality, certain device data are uploaded to Quectel's or third-party's servers, including carriers, chipset suppliers or customer-designated servers. Quectel, strictly abiding by the relevant laws and regulations, shall retain, use, disclose or otherwise process relevant data for the purpose of performing the service only or as permitted by applicable laws. Before data interaction with third parties, please be informed of their privacy and data security policy.

# **Disclaimer**

- a) We acknowledge no liability for any injury or damage arising from the reliance upon the information.
- b) We shall bear no liability resulting from any inaccuracies or omissions, or from the use of the information contained herein.
- c) While we have made every effort to ensure that the functions and features under development are free from errors, it is possible that they could contain errors, inaccuracies, and omissions. Unless otherwise provided by valid agreement, we make no warranties of any kind, either implied or express, and exclude all liability for any loss or damage suffered in connection with the use of features and functions under development, to the maximum extent permitted by law, regardless of whether such loss or damage may have been foreseeable.
- d) We are not responsible for the accessibility, safety, accuracy, availability, legality, or completeness of information, advertising, commercial offers, products, services, and materials on third-party websites and third-party resources.

Copyright © Quectel Wireless Solutions Co., Ltd. 2023. All rights reserved.



# **Safety Information**

The following safety precautions must be observed during all phases of operation, such as usage, service or repair of any cellular terminal or mobile incorporating the module. Manufacturers of the cellular terminal should notify users and operating personnel of the following safety information by incorporating these guidelines into all manuals of the product. Otherwise, Quectel assumes no liability for customers' failure to comply with these precautions.



Full attention must be given to driving at all times in order to reduce the risk of an accident. Using a mobile while driving (even with a handsfree kit) causes distraction and can lead to an accident. Please comply with laws and regulations restricting the use of wireless devices while driving.



Switch off the cellular terminal or mobile before boarding an aircraft. The operation of wireless appliances in an aircraft is forbidden to prevent interference with communication systems. If there is an Airplane Mode, it should be enabled prior to boarding an aircraft. Please consult the airline staff for more restrictions on the use of wireless devices on an aircraft.



Wireless devices may cause interference on sensitive medical equipment, so please be aware of the restrictions on the use of wireless devices when in hospitals, clinics or other healthcare facilities.



Cellular terminals or mobiles operating over radio signal and cellular network cannot be guaranteed to connect in certain conditions, such as when the mobile bill is unpaid or the (U)SIM card is invalid. When emergency help is needed in such conditions, use emergency call if the device supports it. In order to make or receive a call, the cellular terminal or mobile must be switched on in a service area with adequate cellular signal strength. In an emergency, the device with emergency call function cannot be used as the only contact method considering network connection cannot be guaranteed under all circumstances.



The cellular terminal or mobile contains a transceiver. When it is ON, it receives and transmits radio frequency signals. RF interference can occur if it is used close to TV sets, radios, computers or other electric equipment.



In locations with explosive or potentially explosive atmospheres, obey all posted signs and turn off wireless devices such as mobile phone or other cellular terminals. Areas with explosive or potentially explosive atmospheres include fuelling areas, below decks on boats, fuel or chemical transfer or storage facilities, and areas where the air contains chemicals or particles such as grain, dust or metal powders.



# **About the Document**

# **Revision History**

| Version | Date       | Author                            | Description              |  |
|---------|------------|-----------------------------------|--------------------------|--|
| -       | 2023-03-22 | Paul YU/James XIONG/<br>Adam ZENG | Creation of the document |  |
| 1.0.0   | 2023-03-22 | Paul YU/James XIONG/<br>Adam ZENG | Preliminary              |  |



# **Contents**

| Sa  | atety Information                        | 3  |
|-----|------------------------------------------|----|
| Ab  | bout the Document                        | 4  |
| Co  | ontents                                  | 5  |
|     | able Index                               |    |
| Fiç | gure Index                               | 8  |
| 1   | Introduction                             | 9  |
|     | 1.1. Special Mark                        |    |
| 2   | Product Overview                         |    |
|     | 2.1. Key Features                        | 11 |
|     | 2.2. Functional Diagram                  | 12 |
| 3   | RF Performances                          | 13 |
|     | 3.1. Wi-Fi Performances                  | 13 |
| 4   | Application Interfaces                   | 15 |
|     | 4.1. Pin Assignment                      | 15 |
|     | 4.2. Pin Description                     | 16 |
|     | 4.3. Power Supply                        | 19 |
|     | 4.4. Wi-Fi Application Interface         | 20 |
|     | 4.4.1. SDIO Interface                    | 20 |
|     | 4.5. JTAG Interface                      | 21 |
|     | 4.6. RF Antenna Interface                | 21 |
|     | 4.6.1. Reference Design                  | 22 |
|     | 4.6.2. RF Routing Guidelines             |    |
|     | 4.6.3. RF Connector Recommendation       | 24 |
| 5   | Electrical Characteristics & Reliability | 26 |
|     | 5.1. Absolute Maximum Ratings            | 26 |
|     | 5.2. Power Supply Ratings                | 26 |
|     | 5.3. ESD Protection                      | 27 |
|     | 5.4. Digital I/O Characteristics         | 27 |
|     | 5.5. Thermal Dissipation                 | 27 |
| 6   | Mechanical Information                   | 29 |
|     | 6.1. Mechanical Dimensions               | 29 |
|     | 6.2. Recommended Footprint               | 31 |
|     | 6.3. Top and Bottom Views                | 32 |
| 7   | Storage, Manufacturing & Packaging       | 33 |
|     | 7.1. Storage Conditions                  | 33 |
|     | 7.2. Manufacturing and Soldering         | 34 |
|     | 7.3. Packaging Specifications            |    |
|     | 7.3.1. Carrier Tape                      | 36 |
|     |                                          |    |



| 8 | Appendix R | eferences          | 39 |
|---|------------|--------------------|----|
|   | 7.3.4.     | Packaging Process  | 38 |
|   | 7.3.3.     | Mounting Direction | 37 |
|   | 7.3.2.     | Plastic Reel       | 37 |



# **Table Index**

| Table 1: Special Mark                                         | 9  |
|---------------------------------------------------------------|----|
| Table 2: Basic Information                                    |    |
| Table 3: Key Features                                         | 11 |
| Table 4: Wi-Fi Performances                                   | 13 |
| Table 5: Wi-Fi Power Consumption                              | 14 |
| Table 6: I/O Parameters Definition                            | 16 |
| Table 7: Pin Description                                      | 16 |
| Table 8: Antenna Design Requirements                          | 21 |
| Table 9: Absolute Maximum Ratings (Unit: V)                   | 26 |
| Table 10: Module Power Supply Ratings (Unit: V)               | 26 |
| Table 11: Electrostatics Discharge Characteristics (Unit: kV) |    |
| Table 12: VDDIO I/O Characteristics (Unit: V)                 | 27 |
| Table 13: Recommended Thermal Profile Parameters              | 35 |
| Table 14: Carrier Tape Dimension Table (Unit: mm)             |    |
| Table 15: Plastic Reel Dimension Table (Unit: mm)             | 37 |
| Table 16: Related Documents                                   |    |
| Table 17: Terms and Abbreviations                             | 39 |



# Figure Index

| Figure 1: Functional Diagram                                                       | 12 |
|------------------------------------------------------------------------------------|----|
| Figure 2: Pin Assignment (Top View)                                                | 15 |
| Figure 3: Reference Circuit of Power Supply                                        | 19 |
| Figure 4: SDIO Interface Connection                                                | 20 |
| Figure 5: Reference Circuit for RF Antenna Interface                               | 22 |
| Figure 6: Microstrip Design on a 2-layer PCB                                       | 22 |
| Figure 7: Coplanar Waveguide Design on a 2-layer PCB                               | 23 |
| Figure 8: Coplanar Waveguide Design on a 4-layer PCB (Layer 3 as Reference Ground) | 23 |
| Figure 9: Coplanar Waveguide Design on a 4-layer PCB (Layer 4 as Reference Ground) | 23 |
| Figure 10: Dimensions of the Receptacle (Unit: mm)                                 | 24 |
| Figure 11: Specifications of Mated Plugs                                           | 25 |
| Figure 12: Space Factor of Mated Connectors (Unit: mm)                             | 25 |
| Figure 13: Placement and Fixing of the Heatsink                                    | 28 |
| Figure 14: Top and Side Dimensions                                                 | 29 |
| Figure 15: Bottom Dimensions (Bottom View)                                         | 30 |
| Figure 16: Recommended Footprint                                                   | 31 |
| Figure 17: Top and Bottom Views                                                    | 32 |
| Figure 18: Recommended Reflow Soldering Thermal Profile                            | 34 |
| Figure 19: Carrier Tape Dimension Drawing                                          | 36 |
| Figure 20: Plastic Reel Dimension Drawing                                          | 37 |
| Figure 21: Mounting Direction                                                      | 37 |
| Figure 22: Packaging Process                                                       | 38 |



# 1 Introduction

This document defines the FGH100M and describes its air interfaces and hardware interfaces which are connected with your applications.

With this document, you can quickly understand module interface specifications, electrical and mechanical details, as well as other related information of the module. The document, coupled with application notes and user guides, makes it easy to design and set up mobile applications with the module.

# 1.1. Special Mark

**Table 1: Special Mark** 

| Mark | Definition                                                                                                                                                                                                    |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| []   | Brackets ([]) used after a pin enclosing a range of numbers indicate all pins of the same type. For example, SDIO_DATA[0:3] refers to all four SDIO pins: SDIO_DATA0, SDIO_DATA1, SDIO_DATA2, and SDIO_DATA3. |



# **2** Product Overview

FGH100M is a long-range and low power Wi-Fi HaLow module compliant with IEEE 802.11ah Wi-Fi standard. It operates in Sub-1 GHz frequency band and features 32.5 Mbps maximum transmission rate. It provides SDIO 2.0 interface for Wi-Fi function.

It is an SMD module with compact packaging. Related information is listed in the table below:

**Table 2: Basic Information** 

| FCU760C        |                                                 |
|----------------|-------------------------------------------------|
| Packaging type | LGA                                             |
| Pin counts     | 40                                              |
| Dimensions     | (13.0 ±0.2) mm × (13.0 ±0.2) mm × (2.2 ±0.2) mm |
| Weight         | Approx. 0.72 g                                  |



# 2.1. Key Features

**Table 3: Key Features** 

| Basic Information      |                                                                                        |  |  |  |  |
|------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| Protocols and          | Wi-Fi Protocol: IEEE 802.11ah                                                          |  |  |  |  |
| Standards              | <ul> <li>All hardware components are fully compliant with EU RoHS directive</li> </ul> |  |  |  |  |
|                        | VBAT Power Supply:                                                                     |  |  |  |  |
|                        | • 3.0–3.6 V                                                                            |  |  |  |  |
|                        | • Typ.: 3.3 V                                                                          |  |  |  |  |
|                        | VDD_FEM Power Supply:                                                                  |  |  |  |  |
| Power Supply           | • 3.0–3.6 V                                                                            |  |  |  |  |
|                        | • Typ.: 3.3 V                                                                          |  |  |  |  |
|                        | VDDIO Power Supply <sup>1</sup> :                                                      |  |  |  |  |
|                        | • 1.8–3.6 V                                                                            |  |  |  |  |
|                        | • Typ.: 3.3 V                                                                          |  |  |  |  |
| Temperature Ranges     | <ul> <li>Operating temperature <sup>2</sup>: -30 to +85 °C</li> </ul>                  |  |  |  |  |
|                        | Storage temperature: -40 to +95 °C                                                     |  |  |  |  |
| EVB Kit                | FGH100M-M.2 <sup>3</sup>                                                               |  |  |  |  |
| RF Antenna Interface   |                                                                                        |  |  |  |  |
| Antonna Interface      | ANT_WIFI                                                                               |  |  |  |  |
| Antenna Interface      | 50 Ω impedance                                                                         |  |  |  |  |
| Application Interface  |                                                                                        |  |  |  |  |
| Application Interfaces | SDIO 2.0, JTAG                                                                         |  |  |  |  |

<sup>&</sup>lt;sup>1</sup> The VDDIO power supply should not exceed VBAT.

<sup>&</sup>lt;sup>2</sup> To meet the normal operating temperature range requirements, it is necessary to ensure effective thermal dissipation, e.g., by adding passive or active heatsinks, heat pipes, vapor chambers, etc. Within this range, the module's indicators comply with IEEE requirements.

<sup>&</sup>lt;sup>3</sup> For more details about the EVB, see *document* [1].



# **3** RF Performances

#### 3.1. Wi-Fi Performances

**Table 4: Wi-Fi Performances** 

#### **Operating Frequency**

**Sub-1 GHz:** 902 ~ 928 MHz

#### **Modulation**

OFDM, BPSK, QPSK, 16QAM, 64QAM

#### **Operating Mode**

- AP
- STA

#### **Transmission Data Rate**

- 1 MHz: MCS 0-7, MCS 10
- 2 MHz: MCS 0-7
- 4 MHz: MCS 0-7
- 8 MHz: MCS 0-7

#### **Transmission Power**

18 ~ 22 dBm



Table 5: Wi-Fi Power Consumption

| Condition                 |                | I <sub>VDD_FEM</sub> | I <sub>VBAT</sub> | Unit |
|---------------------------|----------------|----------------------|-------------------|------|
|                           | 1 MHz @ MCS 0  | 120                  | 58                | mA   |
|                           | 2 MHz @ MCS 0  | 114                  | 60                | mA   |
|                           | 4 MHz @ MCS 0  | 104                  | 64                | mA   |
|                           | 8 MHz @ MCS 0  | 93                   | 72                | mA   |
| 802.11ah, Tx<br>@ 915 MHz | 1 MHz @ MCS 7  | 72                   | 49                | mA   |
|                           | 2 MHz @ MCS 7  | 58                   | 48                | mA   |
|                           | 4 MHz @ MCS 7  | 45                   | 49                | mA   |
|                           | 8 MHz @ MCS 7  | 35                   | 54                | mA   |
|                           | 1 MHz @ MCS 10 | 119                  | 58                | mA   |
|                           | 1 MHz @ MCS 0  | 5                    | 27                | mA   |
|                           | 2 MHz @ MCS 0  | 5                    | 29                | mA   |
|                           | 4 MHz @ MCS 0  | 5                    | 36                | mA   |
|                           | 8 MHz @ MCS 0  | 5                    | 42                | mA   |
| 802.11ah, Rx<br>@ 915 MHz | 1 MHz @ MCS 7  | 5                    | 29                | mA   |
|                           | 2 MHz @ MCS 7  | 5                    | 31                | mA   |
|                           | 4 MHz @ MCS 7  | 5                    | 36                | mA   |
|                           | 8 MHz @ MCS 7  | 5                    | 43                | mA   |
|                           | 1 MHz @ MCS 10 | 5                    | 28                | mA   |



# **4** Application Interfaces

# 4.1. Pin Assignment



Figure 2: Pin Assignment (Top View)

#### **NOTE**

- 1. Keep all RESERVED or unused pins unconnected.
- 2. All GND pins should be connected to ground.



# 4.2. Pin Description

Table 6: I/O Parameters Definition

| Туре | Description          |  |  |
|------|----------------------|--|--|
| AIO  | Analog Input/Output  |  |  |
| DI   | Digital Input        |  |  |
| DO   | Digital Output       |  |  |
| DIO  | Digital Input/Output |  |  |
| PI   | Power Input          |  |  |

DC characteristics include power domain and rate current.

**Table 7: Pin Description** 

| Power Supply                             |                               |     |                               |                                              |                                                          |  |  |
|------------------------------------------|-------------------------------|-----|-------------------------------|----------------------------------------------|----------------------------------------------------------|--|--|
| Pin Name                                 | Pin No.                       | I/O | Description                   | DC<br>Characteristics                        | Comment                                                  |  |  |
| VBAT                                     | 17                            | PI  | Power supply for the module   | Vmax = 3.6 V<br>Vmin = 3.0 V<br>Vnom = 3.3 V | It must be provided with sufficient current up to 1.5 A. |  |  |
| VDD_FEM                                  | 4                             | PI  | Power supply for the FEM      | Vmax = 3.6 V<br>Vmin = 3.0 V<br>Vnom = 3.3 V |                                                          |  |  |
| VDDIO                                    | 22                            | ΡI  | Power supply for the I/O pins | Vmax = 3.6 V<br>Vmin = 1.8 V<br>Vnom = 3.3 V |                                                          |  |  |
| GND                                      | 1–3, 5, 7, 18, 21, 31, 38, 39 |     |                               |                                              |                                                          |  |  |
| Wi-Fi Application Interface <sup>4</sup> |                               |     |                               |                                              |                                                          |  |  |
| Pin Name                                 | Pin No.                       | I/O | Description                   | DC<br>Characteristics                        | Comment                                                  |  |  |
| SDIO_CLK                                 | 24                            | DI  | SDIO clock                    | VDDIO                                        | Require differential impedance of 50 $\Omega$ .          |  |  |

<sup>&</sup>lt;sup>4</sup> The SDIO interface can be multiplexed into SPI. For more details, please contact Quectel Technical Support.



| SDIO_CMD      | 23      | DIO | SDIO command                 |                       | SDIO 2.0 compliant. Reserve 10–100 kΩ                                                                                |
|---------------|---------|-----|------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------|
| SDIO_DATA0    | 25      | DIO | SDIO data bit 0              | _                     | resistors to pull each of them up to VDDIO.                                                                          |
| SDIO_DATA1    | 26      | DIO | SDIO data bit 1              | _                     |                                                                                                                      |
| SDIO_DATA2    | 19      | DIO | SDIO data bit 2              | _                     |                                                                                                                      |
| SDIO_DATA3    | 20      | DIO | SDIO data bit 3              | _                     |                                                                                                                      |
| JTAG Interfac | e       |     |                              |                       |                                                                                                                      |
| Pin Name      | Pin No. | I/O | Description                  | DC<br>Characteristics | Comment                                                                                                              |
| JTAG_TDO      | 32      | DO  | JTAG test data out           |                       |                                                                                                                      |
| JTAG_TMS      | 33      | DI  | JTAG test mode select        | _                     | Dull the are decime to CND                                                                                           |
| JTAG_TDI      | 34      | DI  | JTAG test data in            | VDDIO                 | Pull them down to GND with 10 $k\Omega$ resistors.                                                                   |
| JTAG_TCK      | 36      | DI  | JTAG test clock              |                       |                                                                                                                      |
| JTAG_TRST     | 35      | DI  | JTAG test reset              |                       |                                                                                                                      |
| GPIO Interfac | es      |     |                              |                       |                                                                                                                      |
| Pin Name      | Pin No. | I/O | Description                  | DC<br>Characteristics | Comment                                                                                                              |
| GPIO0         | 10      | DIO | General-purpose input/output |                       | Being multiplexed into BUSY interface to indicate Wi-Fi status. If needed, please contact Quectel Technical Support. |
| GPIO1         | 11      | DIO | General-purpose input/output | VDDIO                 |                                                                                                                      |
| GPIO2         | 12      | DIO | General-purpose input/output |                       |                                                                                                                      |
| GPIO3         | 13      | DIO | General-purpose input/output |                       | If unused, keep them open.                                                                                           |
| GPIO4         | 14      | DIO | General-purpose input/output | _                     |                                                                                                                      |
| GPIO5         | 4.5     | DIO | General-purpose              |                       |                                                                                                                      |
|               | 15      | DIO | input/output                 |                       |                                                                                                                      |



| GPIO6             | 16       | DIO | General-purpose input/output |                       |                                                                   |  |
|-------------------|----------|-----|------------------------------|-----------------------|-------------------------------------------------------------------|--|
| GPIO7             | 30       | DIO | General-purpose input/output | -                     |                                                                   |  |
| GPIO8             | 29       | DIO | General-purpose input/output | -                     |                                                                   |  |
| GPIO9             | 28       | DIO | General-purpose input/output | -                     |                                                                   |  |
| GPIO10            | 27       | DIO | General-purpose input/output | -                     |                                                                   |  |
| RF Antenna Ir     | nterface |     |                              |                       |                                                                   |  |
| Pin Name          | Pin No.  | I/O | Description                  | DC<br>Characteristics | Comment                                                           |  |
| ANT_WIFI          | 40       | AIO | Wi-Fi antenna interface      |                       | 50 $Ω$ impedance.                                                 |  |
| Control Signa     | ls       |     |                              |                       |                                                                   |  |
| Pin Name          | Pin No.  | I/O | Description                  | DC<br>Characteristics | Comment                                                           |  |
| WAKEUP_IN         | 6        | DI  | Wakes the module             |                       |                                                                   |  |
| RESET_N           | 8        | DI  | Resets the module            | VBAT                  | Active low. A test point is recommended to be reserved if unused. |  |
| RESERVED Pins     |          |     |                              |                       |                                                                   |  |
|                   | 1113     |     |                              |                       |                                                                   |  |
| Pin Name          | Pin No.  |     |                              |                       | Comment                                                           |  |
| Pin Name RESERVED |          |     |                              |                       | Comment Keep them open.                                           |  |



### 4.3. Power Supply

The module is powered by VBAT. It is recommended to use a power supply chip with sufficient up to 1.5 A. For better power supply performance, it is recommended to parallel a 47  $\mu$ F decoupling capacitor, and 1  $\mu$ F and 100 nF filter capacitors near the module's VBAT pin. In addition, it is recommended to add a TVS near the VBAT to improve the surge voltage bearing capacity of the module.In principle, the longer the VBAT trace is, the wider it should be.

VBAT reference circuit is shown below:



**Figure 3: Reference Circuit of Power Supply** 

The VDD\_FEM is the power supply for FEM whose reference circuit is the same as VBAT. The power domains of I/O pins are determined by VDDIO which is connected to the same power as the host. There are no timing requirements among VBAT, VDD\_FEM and VDDIO, but the VDDIO power supply should not exceed VBAT.



### 4.4. Wi-Fi Application Interface

The module provides SDIO 2.0 interface for Wi-Fi function. If power saving mode is used, a GPIO of the host is needed to be set as a CMOS input pin to receive the BUSY signal from the pin 10 (GPIO0) of the module. If needed, please contact Quectel Technical Support.

#### 4.4.1. SDIO Interface

SDIO interface connection between the module and the host is illustrated in the following figure.



**Figure 4: SDIO Interface Connection** 

To ensure compliance of interface design with the SDIO 2.0 specification, it is recommended to adopt the following principles:

- To avoid jitter of bus, pull up SDIO\_CMD and SDIO\_DATA\_[0:3]/SDIO\_CMD to VDDIO with resistors respectively. Value range of these resistors should be 10–100 k $\Omega$  and the recommended value is 10 k $\Omega$ .
- The impedance of SDIO signal traces is 50 Ω ±10 %. Route the SDIO traces in inner layer of the PCB, and surround the traces with ground on that layer and with ground planes above and below.
- Keep SDIO signals far away from other sensitive circuits/signals such as RF circuits and analog signals, as well as noise signals such as clock signals and DC-DC signals.
- The distance between SDIO signals and other signals must be greater than twice the trace width, and the bus load capacitance must be less than 15 pF.



#### 4.5. JTAG Interface

The module provides a JTAG interface for module debugging and testing. Its circuit will only be reset by JTAG\_TRST pin. Ensure the pin 35 (JTAG\_TRST) is pulled down to GND with a 10 k $\Omega$  resistor during power-up. The JTAG interface supports:

- Custom internal test logic enabling (scan mode, MBIST mode).
- RISC-V debug logic for CPU and system debug.
- Custom JTAG block registers.

The data rate of JTAG interface will be constrained to 50 MHz in mission/functional and scan modes.

#### 4.6. RF Antenna Interface

Appropriate antenna type and design should be used with matched antenna parameters according to specific application. It is required to perform a comprehensive functional test for the RF design before mass production of terminal products. The entire content of this chapter is provided for illustration only. Analysis, evaluation and determination are still necessary when designing target products.

The module supports one antenna interface (ANT\_WIFI). The impedance of antenna port is 50  $\Omega$ .

**Table 8: Antenna Design Requirements** 

| Requirement <sup>5</sup> |
|--------------------------|
| 850–950                  |
| < 1                      |
| ≤ 2                      |
| 1 (Typ)                  |
| 50                       |
| 50                       |
| Vertical                 |
|                          |

<sup>&</sup>lt;sup>5</sup> For more details about the RF performances, see *Chapter 3*.



#### 4.6.1. Reference Design

A reference circuit for the RF antenna interface is shown below. It is recommended to reserve a  $\pi$ -type matching circuit and add ESD protection components for better RF performance. Reserved matching components (R1, C1, C2, and D1) shall be placed as close to the antenna as possible. C1, C2 and D1 are not mounted by default. The parasitic capacitance of TVS should be less than 0.05 pF and R1 is recommended to be 0  $\Omega$ .



Figure 5: Reference Circuit for RF Antenna Interface

#### 4.6.2. RF Routing Guidelines

For user's PCB, the characteristic impedance of all RF traces should be controlled to 50  $\Omega$ . The impedance of the RF traces is usually determined by the trace width (W), the materials' dielectric constant, the height from the reference ground to the signal layer (H), and the spacing between RF traces and grounds (S). Microstrip or coplanar waveguide is typically used in RF layout to control characteristic impedance. The following are reference designs of microstrip or coplanar waveguide with different PCB structures.



Figure 6: Microstrip Design on a 2-layer PCB





Figure 7: Coplanar Waveguide Design on a 2-layer PCB



Figure 8: Coplanar Waveguide Design on a 4-layer PCB (Layer 3 as Reference Ground)



Figure 9: Coplanar Waveguide Design on a 4-layer PCB (Layer 4 as Reference Ground)



To ensure RF performance and reliability, follow the principles below in RF layout design:

- Use an impedance simulation tool to accurately control the characteristic impedance of RF traces to 50 Ω.
- The GND pins adjacent to RF pins should not be designed as thermal relief pads, and should be fully connected to ground.
- The distance between the RF pins and the RF connector should be as short as possible and all the right-angle traces should be changed to curved ones. The recommended trace angle is 135°.
- There should be clearance under the signal pin of the antenna connector or solder joint.
- The reference ground of RF traces should be complete. Meanwhile, adding some ground vias around RF traces and the reference ground could help to improve RF performance. The distance between the ground vias and RF traces should be not less than twice the width of RF signal traces (2 x W).
- Keep RF traces away from interference sources, and avoid intersection and paralleling between traces on adjacent layers.

For more details about RF layout, see document [2].

#### 4.6.3. RF Connector Recommendation

If RF connector is used for antenna connection, it is recommended to use the U.FL-R-SMT connector provided by Hirose.



Figure 10: Dimensions of the Receptacle (Unit: mm)



U.FL-LP series mated plugs listed in the following figure can be used to match the U.FL-R-SMT connector.

|                  | U.FL-LP-040                                                          | U.FL-LP-066                | U.FL-LP(V)-040               | U.FL-LP-062                             | U.FL-LP-088                             |  |
|------------------|----------------------------------------------------------------------|----------------------------|------------------------------|-----------------------------------------|-----------------------------------------|--|
| Part No.         | 8                                                                    |                            | 3.4                          | 8 7 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |  |
| Mated Height     | 2.5mm Max.<br>(2.4mm Nom.)                                           | 2.5mm Max.<br>(2.4mm Nom.) | 2.0mm Max.<br>(1.9mm Nom.)   | 2.4mm Max.<br>(2.3mm Nom.)              | 2.4mm Max.<br>(2.3mm Nom.)              |  |
| Applicable cable | Dia. 0.81mm Coaxial cable  Dia. 1.13mm and Dia. 1.32mm Coaxial cable |                            | Dia. 0.81mm<br>Coaxial cable | Dia. 1mm<br>Coaxial cable               | Dia. 1.37mm<br>Coaxial cable            |  |
| Weight (mg)      | 53.7                                                                 | 59.1                       | 34.8                         | 45.5                                    | 71.7                                    |  |
| RoHS             |                                                                      |                            | YES                          |                                         |                                         |  |

Figure 11: Specifications of Mated Plugs

The following figure describes the space factor of mated connectors.



Figure 12: Space Factor of Mated Connectors (Unit: mm)

For more details, please visit <a href="http://www.hirose.com">http://www.hirose.com</a>.



# **5** Electrical Characteristics & Reliability

# 5.1. Absolute Maximum Ratings

Table 9: Absolute Maximum Ratings (Unit: V)

| Parameter | Min. | Max. |
|-----------|------|------|
| VBAT      | -0.3 | 4.3  |
| VDD_FEM   | -0.3 | 4.3  |
| VDDIO     | -0.3 | 4.3  |

# 5.2. Power Supply Ratings

Table 10: Module Power Supply Ratings (Unit: V)

| Parameter | Min. | Тур. | Max. |
|-----------|------|------|------|
| VBAT      | 3.0  | 3.3  | 3.6  |
| VDD_FEM   | 3.0  | 3.3  | 3.6  |
| VDDIO     | 1.8  | 3.3  | 3.6  |



#### 5.3. ESD Protection

Static electricity occurs naturally and it may damage the module. Therefore, applying proper ESD countermeasures and handling methods is imperative. For example, wear anti-static gloves during the development, production, assembly and testing of the module; add ESD protection components to the ESD sensitive interfaces and points in the product design.

Table 11: Electrostatics Discharge Characteristics (Unit: kV)

| Model                     | Test Result | Standard               |
|---------------------------|-------------|------------------------|
| Human Body Model (HBM)    | ±1.5        | ESDA/JEDEC JS-001-2017 |
| Charge Device Model (CDM) | ±0.25       | ESDA/JEDEC JS-002-2018 |

## 5.4. Digital I/O Characteristics

Table 12: VDDIO I/O Characteristics (Unit: V)

| Parameter       | Description               | Min.        | Max.        |
|-----------------|---------------------------|-------------|-------------|
| V <sub>IH</sub> | High-level Input Voltage  | 0.7 × VDDIO | VDDIO + 0.2 |
| V <sub>IL</sub> | Low-level Input Voltage   | -0.3        | 0.3 × VDDIO |
| V <sub>OH</sub> | High-level Output Voltage | 0.9 × VDDIO | -           |
| V <sub>OL</sub> | Low-level Output Voltage  | -           | 0.1 × VDDIO |

# 5.5. Thermal Dissipation

The module offers the best performance when all internal IC chips are working within their operating temperatures. When the IC chip reaches or exceeds the maximum junction temperature, the module may still work but the performance and function (such as RF output power, data rate, etc.) will be affected to a certain extent. Therefore, the thermal design should be maximally optimized to ensure all internal IC chips always work within the recommended operating temperature range.

The following principles for thermal consideration are provided for reference:



- Keep the module away from heat sources on your PCB, especially high-power components such as processor, power amplifier, and power supply.
- Maintain the integrity of the PCB copper layer and drill as many thermal vias as possible.
- Follow the principles below when the heatsink is necessary:
  - Do not place large size components in the area where the module is mounted on your PCB to reserve enough place for heatsink installation.
  - Attach the heatsink to the shielding cover of the module; In general, the base plate area of the heatsink should be larger than the module area to cover the module completely;
  - Choose the heatsink with adequate fins to dissipate heat;
  - Choose a TIM (Thermal Interface Material) with high thermal conductivity, good softness and good wettability and place it between the heatsink and the module;
  - Fasten the heatsink with four screws to ensure that it is in close contact with the module to prevent the heatsink from falling off during the drop, vibration test, or transportation.



Figure 13: Placement and Fixing of the Heatsink



# **6** Mechanical Information

This chapter describes the mechanical dimensions of the module. All dimensions are measured in millimeter (mm), and the dimensional tolerances are ±0.2 mm unless otherwise specified.

## 6.1. Mechanical Dimensions



Figure 14: Top and Side Dimensions





Figure 15: Bottom Dimensions (Bottom View)

NOTE

The package warpage level of the module conforms to *JEITA ED-7306* standard.



# 6.2. Recommended Footprint



Figure 16: Recommended Footprint

## NOTE

Keep at least 3 mm between the module and other components on the motherboard to improve soldering quality and maintenance convenience.



# 6.3. Top and Bottom Views



Figure 17: Top and Bottom Views

#### **NOTE**

Images above are for illustrative purposes only and may differ from the actual module. For authentic appearance and label, please refer to the module received from Quectel.



# 7 Storage, Manufacturing & Packaging

### 7.1. Storage Conditions

The module is provided with vacuum-sealed packaging. MSL of the module is rated as 3. The storage requirements are shown below.

- 1. Recommended Storage Condition: the temperature should be 23 ±5 °C and the relative humidity should be 35–60 %.
- 2. Shelf life (in a vacuum-sealed packaging): 12 months in Recommended Storage Condition.
- 3. Floor life: 168 hours <sup>6</sup> in a factory where the temperature is 23 ±5 °C and relative humidity is below 60 %. After the vacuum-sealed packaging is removed, the module must be processed in reflow soldering or other high-temperature operations within 168 hours. Otherwise, the module should be stored in an environment where the relative humidity is less than 10 % (e.g., a dry cabinet).
- 4. The module should be pre-baked to avoid blistering, cracks and inner-layer separation in PCB under the following circumstances:
  - The module is not stored in Recommended Storage Condition;
  - Violation of the third requirement mentioned above;
  - Vacuum-sealed packaging is broken, or the packaging has been removed for over 24 hours;
  - Before module repairing.
- 5. If needed, the pre-baking should follow the requirements below:
  - The module should be baked for 8 hours at 120 ±5 °C;
  - The module must be soldered to PCB within 24 hours after the baking, otherwise it should be put in a dry environment such as in a dry cabinet.

<sup>&</sup>lt;sup>6</sup> This floor life is only applicable when the environment conforms to IPC/JEDEC J-STD-033. It is recommended to start the solder reflow process within 24 hours after the package is removed if the temperature and moisture do not conform to, or are not sure to conform to *IPC/JEDEC J-STD-033*. Do not unpack the modules in large quantities until they are ready for soldering.



## NOTE

- 1. To avoid blistering, layer separation and other soldering issues, extended exposure of the module to the air is forbidden.
- 2. Take out the module from the package and put it on high-temperature-resistant fixtures before baking. If shorter baking time is desired, see *IPC/JEDEC J-STD-033* for the baking procedure.
- 3. Pay attention to ESD protection, such as wearing anti-static gloves, when touching the modules.

## 7.2. Manufacturing and Soldering

Push the squeegee to apply the solder paste on the surface of stencil, thus making the paste fill the stencil openings and then penetrate to the PCB. Apply proper force on the squeegee to produce a clean stencil surface on a single pass. To guarantee module soldering quality, the thickness of stencil for the module is recommended to be 0.15–0.18 mm. For more details, see **document [3]**.

The recommended peak reflow temperature should be 235–246 °C, with 246 °C as the absolute maximum reflow temperature. To avoid damage to the module caused by repeated heating, it is recommended that the module should be mounted only after reflow soldering for the other side of PCB has been completed. The recommended reflow soldering thermal profile (lead-free reflow soldering) and related parameters are shown below.



Figure 18: Recommended Reflow Soldering Thermal Profile



**Table 13: Recommended Thermal Profile Parameters** 

| Factor                                         | Recommended Value |
|------------------------------------------------|-------------------|
| Soak Zone                                      |                   |
| Ramp-to-soak slope                             | 0-3 °C/s          |
| Soak time (between A and B: 150 °C and 200 °C) | 70–120 s          |
| Reflow Zone                                    |                   |
| Ramp-up slope                                  | 0-3 °C/s          |
| Reflow time (D: over 217 °C)                   | 40–70 s           |
| Max temperature                                | 235–246 °C        |
| Cool-down slope                                | -3–0 °C/s         |
| Reflow Cycle                                   |                   |
| Max reflow cycle                               | 1                 |

#### NOTE

- 1. The above profile parameter requirements are for the measured temperature of the solder joints. Both the hottest and coldest spots of solder joints on the PCB should meet the above requirements.
- 2. During manufacturing and soldering, or any other processes that may contact the module directly, NEVER wipe the module's shielding can with organic solvents, such as acetone, ethyl alcohol, isopropyl alcohol, trichloroethylene, etc. Otherwise, the shielding can may become rusted.
- 3. The shielding can for the module is made of Cupro-Nickel base material. It is tested that after 12 hours' Neutral Salt Spray test, the laser engraved label information on the shielding can is still clearly identifiable and the QR code is still readable, although white rust may be found.
- 4. If a conformal coating is necessary for the module, do NOT use any coating material that may chemically react with the PCB or shielding cover, and prevent the coating material from flowing into the module.
- 5. Avoid using ultrasonic technology for module cleaning since it can damage crystals inside the module.
- 6. Due to the complexity of the SMT process, please contact Quectel Technical Support in advance for any situation that you are not sure about, or any process (e.g. selective soldering, ultrasonic soldering) that is not mentioned in *document* [3].



# 7.3. Packaging Specifications

This chapter describes only the key parameters and process of packaging. All figures below are for reference only. The appearance and structure of the packaging materials are subject to the actual delivery.

The module adopts carrier tape packaging and details are as follow:

#### 7.3.1. Carrier Tape

Dimension details are as follow:



**Figure 19: Carrier Tape Dimension Drawing** 

**Table 14: Carrier Tape Dimension Table (Unit: mm)** 

| W  | Р  | Т   | Α0   | В0   | K0   | K1  | F    | E    |
|----|----|-----|------|------|------|-----|------|------|
| 24 | 20 | 0.4 | 13.4 | 13.4 | 2.95 | 5.6 | 11.5 | 1.75 |



### 7.3.2. Plastic Reel



Figure 20: Plastic Reel Dimension Drawing

Table 15: Plastic Reel Dimension Table (Unit: mm)

| øD1 | øD2 | W    |
|-----|-----|------|
| 330 | 100 | 24.5 |

### 7.3.3. Mounting Direction



**Figure 21: Mounting Direction** 



### 7.3.4. Packaging Process



Place the module into the carrier tape and use the cover tape to cover it; then wind the heat-sealed carrier tape to the plastic reel and use the protective tape for protection. 1 plastic reel can load 500 modules.

Place the packaged plastic reel, 1 humidity indicator card and 1 desiccant bag into a vacuum bag, vacuumize it.





Place the vacuum-packed plastic reel into the pizza box.

Put 4 packaged pizza boxes into 1 carton box and seal it. 1 carton box can pack 2000 modules.



Figure 22: Packaging Process



# 8 Appendix References

### **Table 16: Related Documents**

| Document Name                           |  |  |
|-----------------------------------------|--|--|
| [1] Quectel_FGH100M-M.2_User_Guide      |  |  |
| [2] Quectel_RF_Layout_Application_Note  |  |  |
| [3] Quectel_Module_SMT_Application_Note |  |  |

### **Table 17: Terms and Abbreviations**

| Abbreviation | Description                                 |  |
|--------------|---------------------------------------------|--|
| AP           | Access Point                                |  |
| BPSK         | Binary Phase Shift Keying                   |  |
| ССК          | Complementary Code Keying                   |  |
| CDM          | Charge Device Model                         |  |
| COMS         | OMS Complementary Metal Oxide Semiconductor |  |
| CPU          | Central Processing Unit                     |  |
| ESD          | Electrostatic Discharge                     |  |
| EVM          | Error Vector Magnitude                      |  |
| FEM          | Front-End Module                            |  |
| GND          | Ground                                      |  |
| GPIO         | General-Purpose Input/Output                |  |
| НВМ          | Human Body Model                            |  |
|              |                                             |  |



| IEEE   | Institute of Electrical and Electronics Engineers |  |
|--------|---------------------------------------------------|--|
| I/O    | Input/Output                                      |  |
| JTAG   | Joint Test Action Group  Land Grid Array          |  |
| LGA    |                                                   |  |
| MBIST  | Memory Build-In-Self Test                         |  |
| Mbps   | Million Bits Per Second                           |  |
| MCS    | Modulation and Coding Scheme                      |  |
| MSL    | Moisture Sensitivity Levels                       |  |
| OFDM   | Orthogonal Frequency-Division Multiplexing        |  |
| PCB    | Printed Circuit Board                             |  |
| QAM    | AM Quadrature Amplitude Modulation                |  |
| QPSK   | Quadrature Phase Shift Keying                     |  |
| RF     | Radio Frequency                                   |  |
| RISC-V | Reduced Instruction Set Computer Five             |  |
| RoHS   | Restriction of Hazardous Substances               |  |
| Rx     | Receive                                           |  |
| SDIO   | Secure Digital Input/Output                       |  |
| SPDT   | Single Pole Double Throw                          |  |
| SPI    | Serial Peripheral Interface                       |  |
| SMT    | Surface Mount Technology                          |  |
| STA    | Station                                           |  |
| TBD    | To Be Determined                                  |  |
| TVS    | Transient Voltage Suppressor                      |  |
| VBAT   | Voltage at Battery (Pin)                          |  |
| Тх     | Transmit                                          |  |
|        |                                                   |  |



| V <sub>IH</sub> | High-level Input Voltage    |
|-----------------|-----------------------------|
| V <sub>IL</sub> | Low-level Input Voltage     |
| Vmax            | Maximum Voltage             |
| Vmin            | Minimum Voltage             |
| Vnom            | Nominal Voltage             |
| V <sub>OH</sub> | High-level Output Voltage   |
| V <sub>OL</sub> | Low-level Output Voltage    |
| VSWR            | Voltage Standing Wave Ratio |
| Wi-Fi           | Wireless Fidelity           |
|                 |                             |

### **OEM/Integrators Installation Manual**

Important Notice to OEM integrators 1. This module is limited to OEM installation ONLY. 2. This module is limited to installation in mobile or fixed applications, according to Part 2.1091(b). 3. The separate approval is required for all other operating configurations, including portable configurations with respect to Part 2.1093 and different antenna configurations 4. For FCC Part 15.31 (h) and (k): The host manufacturer is responsible for additional testing to verify compliance as a composite system. When testing the host device for compliance with Part 15 Subpart B, the host manufacturer is required to show compliance with Part 15 Subpart B while the transmitter module(s) are installed and operating. The modules should be transmitting and the evaluation should confirm that the module's intentional emissions are compliant (i.e. fundamental and out of band emissions). The host manufacturer must verify that there are no additional unintentional emissions other than what is permitted in Part 15 Subpart B or emissions are compliant with the transmitter(s) rule(s). The Grantee will provide guidance to the host manufacturer for Part 15 B requirements if needed.

## **Important Note**

notice that any deviation(s) from the defined parameters of the antenna trace, as described by the instructions, require that the host product manufacturer must notify to Quectel that they wish to change the antenna trace design. In this case, a Class II permissive change application is required to be filed by the USI, or the host manufacturer can take responsibility through the change in FCC ID (new application) procedure followed by a Class II permissive change application

# **End Product Labeling**

When the module is installed in the host device, the FCC/IC ID label must be visible through a window on the final device or it must be visible when an access panel, door or cover is easily re-moved. If not, a second label must be placed on the outside of the final device that contains the following text: "Contains FCC ID: XMR2023FGH100M" "Contains IC: 10224A-2023FGH100M". The FCC ID/IC ID can be used only when all FCC/IC compliance requirements are met.

### **Antenna**

- (1) The antenna must be installed such that 20 cm is maintained between the antenna and users,
- (2) The transmitter module may not be co-located with any other transmitter or antenna.

In the event that these conditions cannot be met (for example certain laptop configurations or co-location with another transmitter), then the FCC/IC authorization is no longer considered valid and the FCC ID/IC ID cannot be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate FCC/IC authorization.

To comply with FCC regulations limiting both maximum RF output power and human exposure to RF radiation, maximum antenna gain (including cable loss) must not exceed

| Technology | Frequency Range (MHz) | Antenna Type | Max Peak Gain (dBi) |
|------------|-----------------------|--------------|---------------------|
| 802.11ah   | 902 ~ 928MHz          | Dipole       | 2.5                 |

## **Manual Information to the End User**

The OEM integrator has to be aware not to provide information to the end user regarding how to install or remove this RF module in the user's manual of the end product which integrates this module. The end user manual shall include all required regulatory information/warning as show in this manual

### **Federal Communication Commission Interference Statement**

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

(1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

## List of applicable FCC rules

This module has been tested and found to comply with part 22, part 24, part 27, part 90 requirements for Modular Approval.

The modular transmitter is only FCC authorized for the specific rule parts (i.e., FCC transmitter rules) listed on the grant, and that the host product manufacturer is responsible for compliance to any other FCC rules that apply to the host not covered by the modular transmitter grant of certification. If the grantee markets their product as being Part 15 Subpart B compliant (when it also contains unintentional-radiator digital circuity), then the grantee shall provide a notice stating that the final host product still requires Part 15 Subpart B compliance testing with the modular transmitter installed.

# This device is intended only for OEM integrators under the following conditions: (For module device use)

- 1) The antenna must be installed such that 20 cm is maintained between the antenna and users, and
- 2) The transmitter module may not be co-located with any other transmitter or antenna.

As long as 2 conditions above are met, further transmitter test will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed.

## **Radiation Exposure Statement**

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment.

This equipment should be installed and operated with minimum distance 20 cm between the radiator & your body.

### **Industry Canada Statement**

This device complies with Industry Canada's licence-exempt RSSs. Operation is subject to the following two conditions:

- (1) This device may not cause interference; and
- (2) This device must accept any interference, including interference that may cause undesired operation of the device.

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes:

- (1) l'appareil ne doit pas produire de brouillage, et
- (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement."

### **Radiation Exposure Statement**

This equipment complies with IC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated with minimum distance 20 cm between the radiator & your body

Déclaration d'exposition aux radiations:

Cet équipement est conforme aux limites d'exposition aux rayonnements ISED établies pour un environnement non contrôlé. Cet équipement doit être installé et utilisé avec un minimum de 20 cm de distance entre la source de rayonnement et votre corps.

# This device is intended only for OEM integrators under the following conditions: (For module device use)

- 1) The antenna must be installed such that 20 cm is maintained between the antenna and users, and
- 2) The transmitter module may not be co-located with any other transmitter or antenna. As long as 2 conditions above are met, further transmitter test will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed.

# Cet appareil est conçu uniquement pour les intégrateurs OEM dans les conditions suivantes: (Pour utilisation de dispositif module)

- 1) L'antenne doit être installée de telle sorte qu'une distance de 20 cm est respectée entre l'antenne et les utilisateurs, et
- 2) Le module émetteur peut ne pas être coïmplanté avec un autre émetteur ou antenne.

Tant que les 2 conditions ci-dessus sont remplies, des essais supplémentaires sur l'émetteur ne seront pas nécessaires. Toutefois, l'intégrateur OEM est toujours responsable des essais sur son produit final pour toutes exigences de conformité supplémentaires requis pour ce module installé.

#### **IMPORTANT NOTE:**

In the event that these conditions cannot be met (for example certain laptop configurations or colocation with another transmitter), then the Canada authorization is no longer considered valid and the IC ID cannot be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate Canada authorization.

### **NOTE IMPORTANTE:**

Dans le cas où ces conditions ne peuvent être satisfaites (par exemple pour certaines configurations d'ordinateur portable ou de certaines co-localisation avec un autre émetteur), l'autorisation du Canada n'est plus considéré comme valide et l'ID IC ne peut pas être utilisé sur le produit final. Dans ces circonstances, l'intégrateur OEM sera chargé de réévaluer le produit final (y compris l'émetteur) et l'obtention d'une autorisation distincte au Canada.

# **End Product Labeling**

This transmitter module is authorized only for use in device where the antenna may be installed such that 20 cm may be maintained between the antenna and users. The final end product must be labeled in a visible area with the following: "Contains IC: 10224A-2023FGH100M".

# Plaque signalétique du produit final

Ce module émetteur est autorisé uniquement pour une utilisation dans un dispositif où l'antenne peut être installée de telle sorte qu'une distance de 20cm peut être maintenue entre l'antenne et les utilisateurs. Le produit final doit être étiqueté dans un endroit visible avec l'inscription suivante: "Contient des IC: 10224A-2023FGH100M".

### **Manual Information to the End User**

The OEM integrator has to be aware not to provide information to the end user regarding how to install or remove this RF module in the user's manual of the end product which integrates this module.

The end user manual shall include all required regulatory information/warning as show in this manual.

## Manuel d'information à l'utilisateur final

L'intégrateur OEM doit être conscient de ne pas fournir des informations à l'utilisateur final quant à la façon d'installer ou de supprimer ce module RF dans le manuel de l'utilisateur du produit final qui intègre ce module.

Le manuel de l'utilisateur final doit inclure toutes les informations réglementaires requises et avertissements comme indiqué dans ce manuel.