# **6 Functional Description**

#### 6.1 Overall Architecture

The ISSC IS1621N integrates an enhanced EDR Bluetooth RF & BB core, HCI controller, Audio DSP and an ENHANCED 8051 processor with an internal mask ROM for program memory and SRAM for data memory. An innovative interconnection structure called the Common-Memory Architecture (CMA) is designed to provide a fast and flexible data movement scheme between the embedded processor, Bluetooth core, and peripheral hardware.

For audio and power management, IS1621N provide embedded audio processor, stereo codec and some power management to reduce the external components.

## 6.2 Radio Frequency (RF)

#### 6.2.1 Transmitter

The internal PA has a maximum output power of +4dBm with level control 8dB from amplitude control. This is applied into Class2/3 radios without external RF PA. For Class1 application, the build-in level control can be used with external PA for power control requirement.

The transmitter features IQ direct conversion to minimize the frequency drift. And it can excess 30dB power range with temperature compensation machine.

#### 6.2.2 Receiver

The LNA can be operated into two type modes. One type is TR-combined mode for single port application. The other type is TR-separated mode for external PA/LNA application.

An ADC is used to sample input analogue wave for digital demodulation. Before the ADC, a channel filter has been integrated into receiver channel to increase the anti-interference capacity and also reduce the external component count.

For avoiding temperature variation issues, a temperature sensor with temperature calibration is utilized into bias current and gain control of LNA, Mixers, and RF AMP.

# 6.2.3 Synthesizer

The internal loop filter is used to reduce external RC components. This can reduce cost and variations for components. This internal LC tank for VCO is utilized to reduce variation for components. The cost is down at the same time.

A fully integrated synthesizer has been created. There requires no external VCO, varactor diode, resonator and loop filter.

#### 6.3 **MODEM**

There are three different modulations for Bluetooth v2.1 + EDR. Table 6.3 summarizes these modulations and data rate.

Figure 6.3 Modulation type for Bluetooth v2.1 + EDR

| Data Rate   | Modulation | Bits/Symbol |
|-------------|------------|-------------|
| BDR: 1 Mbps | GFSK       | 1           |
| EDR: 2 Mbps | π/4 DQPSK  | 2           |
| EDR: 3 Mbps | 8DPSK      | 3           |

### 6.3.1 Basic Data Rate MODEM (BDR)

On the Bluetooth v1.2 specification and below, 1 Mbps was the standard data rate based on Gaussian Frequency Shift Keying (GFSK) modulation scheme. This basic rate modem meets BDR requirements of Bluetooth v2.1+EDR specification.

Figure 6.3.1 Data format for BDR

| Access Code | Header | Payload |
|-------------|--------|---------|
|             |        |         |

### 6.3.2 Enhanced Data Rate MODEM (EDR)

On the Bluetooth v2.1+EDR specification, Enhanced Data Rate (EDR) has been introduced to provide 2 and 3 Mbps data rates as well as 1 Mbps. This enhanced data rate modem meets EDR requirements of Bluetooth v2.1+EDR specification. For the viewpoint of

baseband, both BDR and EDR utilize the same 1MHz symbol rate and 1.6 KHz slot rate. For BDR, 1 symbol represents 1 bit. However each symbol in the payload part of EDR packets represents 2 or 3 bits. This is achieved by using two different modulations,  $\pi/4$  DQPSK and 8DPSK.

Figure 6.3.2.A Data format for EDR

| Access Code Header Guard Sync | Payload | Trailer |
|-------------------------------|---------|---------|
|-------------------------------|---------|---------|

For  $\pi/4$  DQPSK modulation, each symbol carries 2 bits of information. For its constellation diagram, although there are 8 possible phase states, the encoding scheme guarantees the trajectory of the modulation between symbols is restricted to 4 states. For a given starting point, every phase change between symbols is restricted to  $+45^{\circ}$ ,  $+135^{\circ}$ ,  $-45^{\circ}$ , and  $-135^{\circ}$ .

Figure 6.3.2.B Phase shift & bit pattern for 2 MHz data rate

| Phase Shift   | Bit Pattern |
|---------------|-------------|
| +45° (+π/4)   | 00          |
| +135° (+3π/4) | 01          |
| -135°(-3π/4)  | 11          |
| -45°(-π/4)    | 10          |

For 8DPSK modulation, each symbol carries 3 bits of information. For its constellation diagram, it is similar to  $\pi/4$  DQPSK but the trajectory of the modulation between symbols has 8 possible phase states. For a given starting point, every phase change between symbols is restricted to  $0^{\circ}$ ,  $+45^{\circ}$ ,  $+90^{\circ}$ ,  $+135^{\circ}$ ,  $+180^{\circ}$ ,  $-135^{\circ}$ ,  $-90^{\circ}$ , and  $-45^{\circ}$ .

Figure 6.3.2.C Phase shift & bit pattern for 3 MHz data rate

| Phase Shift | Bit Pattern |
|-------------|-------------|
| 0° (+0)     | 000         |

Preliminary Datasheet Page 13 Released date: 2/27/2009

| +45° (+π/4)   | 001 |
|---------------|-----|
| +90° (+π/2)   | 011 |
| +135° (+3π/4) | 010 |
| +180° (+π)    | 110 |
| -135° (-3π/4) | 111 |
| -90° (-π/2)   | 101 |
| -45° (-π/4)   | 100 |

#### 6.4 Baseband

The following modules implemented in hardware constitute the Bluetooth Baseband Core. The frequency hopping sequence generator produces the correct hop frequency control sequence based on the Bluetooth clock, Bluetooth device address, and the current operating mode.

The access code generates the access code based on the Lower Address Part (LAP) of the Bluetooth device address. The access code is comprised of the preamble, sync word and trailer bits. The detection of the access code uses correlation to detect a valid access code.

Bluetooth uses two types of FEC: 1/3 repetition code and (15, 10) shorten Hamming code respectively. The former basically repeats each transmitted bit three times while the latter has 15 bits of codeword which contains 5 parity bits. The code has capability of correction of all single-bit errors in each codeword.

The purpose of HEC is to protect the header bits. Dedicated header error code generator calculates the HEC bits in the header of a transmitted packet. While on the receiver side, HEC detects corrupted headers.

A 16-bit CRC is adopted to protect payload data transmitted using certain types of Bluetooth packets.

Information confidentiality can be protected by encryption of the packet payload. Dedicated encryption/decryption hardware is designed into the baseband core.

### 6.5 MCU

The embedded processor for IS1621N is a single-cycle 8051 CPU. The embedded processor will be referred to as simply the processor, 8051, or MCU throughout the remainder of this document. There are a few minor differences between a standard 8051 and this CPU. These include:

- 1. Alteration of memory timings to match internal and external memory configurations.
- 2. Modification of idle mode to disable internal CPU clocking. Only externally-clocked interrupt sources can allow the CPU to recover from idle mode.

A single-port synchronous interface is provided to memory. From this single port, the bandwidth is divided among the 7 interfaces spread amongst 5 physical busses described below:

- Embedded processor bus
- Baseband TX bus
- Baseband RX bus
- HCI TX bus
- HCI RX bus
- Audio bus
- DMA bus

In addition, attached to the embedded processor bus are a register bank, a dedicated single-port memory (data segment 1), and flash memory (program segment). The processor coordinates all link control procedures and data movement using a set of pointer registers. For example, when an HCI packet (from the host via USB or UART) is received into the HCI buffer, the processor is interrupted. The processor can then read a status register to determine the HCI packet type and determine whether to set up the Baseband pointer registers for this memory region for RF-retransmission, or to otherwise directly perform packet processing with the CPU.

### 6.6 Bluetooth Clock and Timers

A Bluetooth standard 28-bit counter running at 3.2 kHz implements the native clock defined by Bluetooth specification. This clock provides the transmission and receiving timing of a half time slot (312.5 µs). Another finer counter implemented in 16 bits is also provided as the phase of a half time slot. This phase information is very helpful when a Bluetooth slave wants to adapt to its master's clock. The counter is pre-scalable for the purpose of power saving operations. The diagram below describes a standard Bluetooth native clock and master clock. The clock signal is also used as a slot boundary signal to trigger a baseband packet transmission or receipt.

There are several timers provided by the system, two timers for TX/RX and the others for general purpose.

The powerful pre-scheduling functions for the transceiver are realized different sets of programmable timers. Each set of timers is associated with the task of transmission or receiving. When the timer is configured by firmware, it will automatically execute the TX or RX task at a specific time. Sub-tasks and timing for a TX task remain to be defined.

Figure 6.6 Bluetooth clock



# 6.7 HCI Control Logic for USB/UART

Hardwired control logic is presented in front of the UART devices for HCI protocol handling and packet buffering. This control logic is part of the HCI controller defined in Bluetooth specification 1.2. This logic is partially responsible for the HCI protocol handling to/from the host and it also maps the registers of the UART devices indirectly to the 8051 such that the system can receive or send a HCI packet to/from the respective host interface. Major functions of this logic include:

- HCI packet formatter and de-formatter (identifying the packet type)
- Frame boundary determination, segmentation and reassembly of HCI packets.
- HCI packet transmission, receiving, and buffering (using common memory HCI buffer).
- Independent receive / transmit channels
- Universal device interface

Preliminary Datasheet Page 17 Released date: 2/27/2009

### 6.7.1 HCI UART Interface

An embedded HCI UART (Universal Asynchronous Receiver Transmitter) with programmable data rate up to 3Mbps is included in this design. The HCI UART supports the following functions:

- Full-Duplex operation
- Programmable BAUD rate (using 16-bit input clock divider to obtain Baud Rate x16 or x24 or x13 clock base)
- 7 or 8 Data bits
- 1 or 2 Stop bits
- Even / Odd / Mark / Space / None Parity configurations
- Break Generation / Detection
- Maskable individual interrupts to CPU and combined Error interrupt to HCI
- Selectable Direct CPU interface or interface to HCI module

### 6.8 General Purpose I/O

The IS1621N provides several general purpose I/O ports. These general I/Os can be defined as input or output port individually by setting specific register bit. While setting as an input port, a build-in  $50 \mathrm{K}\,\Omega$  pull high or pull low resistor can be enabled for different application purpose.

### 6.9 Audio Processor

The audio processor is a 16/32 bit run time configurable fixed point DSP core with hardware accelerator. The maximum 60MIPS single cycle 16-bit/32-bit data computing provides the combination of performance and power, memory saving. The standard A-law/µ-law/CVSD voice function and SBC A2DP audio are implemented in the firmware. The enhanced audio functions, like AEC, noise reduction, and optional codec like MP3, WMA can also be achieved with enhanced algorithm.

### 6.10 Audio Codec

The build in codec contains a stereo analog to digital convert (ADC), a stereo digital to analog converter (DAC) and additional analog circuits like headphone driver and microphone amplifier.

Figure 6.10 Audio Codec



### 6.10.1 ADC

The ADC interface can be configured to a stereo line input or two mono microphone inputs. While used as line input, the ADC supports 44.1k Hz or 48k Hz sampling rate. If used for mono microphone, the ADC supports variety sampling rate from 8k Hz to 48k Hz. The microphone input has 42 dB programmable analog gain and 48db digital gain. A regulated MIC\_Bias is available

Preliminary Datasheet Page 19 Released date: 2/27/2009

#### 6.10.2 DAC

The DAC output is available for both line level and through the headphone amplifier to drive a low impedance headphone. The headphone output volume is adjustable by the combination of the digital/analog gain control. For the common single-end audio output requirement, a three-wire capacitor-less headphone output stage can be chosen.

### 6.11 Auxiliary ADC

The 10-bit auxiliary analog to digital converter (SAR ADC) provides one dedicated channel for battery power detection and one other channel for external peripheral sensing. This ADC has 10 bits resolution that provides a high accurate monitoring for battery voltage. The operating current is very low and almost consumes no power when disabled.

# 6.12 Power Management

IS1621N has three power control functions, Lithium-ion/Polymer battery charger, switch-mode regulator and linear regulators.

The charger includes four operation modes, reviving mode, trickle mode, constant current mode and constant voltage mode. Charging termination is based on the minimum current and will start re-charge if the battery falls below the threshold voltage.

The switch mode regulator provides the RF and baseband core supplies.

Two linear regulators are used to generate the power for chip I/O and codec.

### 6.13 Miscellaneous (Watchdog Timer, and Clock Divider)

System related functions such as watchdog timer, Endian control, and interrupt vectors are also provided. The purpose of the watchdog timer is to provide a reset to CPU in case when the CPU fails to service the watchdog timer in a pre-defined (programmable) period.