# Read/Write analog front end for 125kHz RFID Basestation

# Description

The EM4095 (previously named P4095) chip is a CMOS integrated transceiver circuit intended for use in an RFID basestation to perform the following functions:

- antenna driving with carrier frequency
- AM modulation of the field for writable transponder
- AM demodulation of the antenna signal modulation induced by the transponder

communicate with a microprocessor via simple interface.

#### **Features**

- Integrated PLL system to achieve self adaptive carrier frequency to antenna resonant frequency
- No external quartz required
- 100 to 150 kHz carrier frequency range
- Direct antenna driving using bridge drivers
- Data transmission by OOK (100% Amplitude Modulation) using bridge driver

# Sleep mode 1µA USB compatible power supply range

EM4205/EM4305)

ended driver

40 to +85°C temperature range Small outline plastic package SO16

Data transmission by Amplitude Modulation with

Multiple transponder protocol compatibility

(Ex: EM4102, EM4200, EM4450 and

externally adjustable modulation index using single

#### **Applications**

- Car immobiliser
- Hand held reader
- Low cost reader

### **Typical Operating Configuration** Read Only Mode



Fig. 1

# **Pin Assignment**



Fig. 3

### Read/Write Mode



Fig. 2





# System principle



Fig. 4





# **Absolute Maximum Ratings**

| Parameter                                                                                                      | Symbol                                 | Conditions            |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------|
| Storage temperature                                                                                            | T <sub>STO</sub>                       | -55 to +150°C         |
| Maximum voltage at V <sub>DD</sub>                                                                             | $V_{\rm DDmax}$                        | V <sub>SS</sub> +6V   |
| Minimum voltage at V <sub>DD</sub>                                                                             | $V_{DDmin}$                            | V <sub>SS</sub> -0.3V |
| Max. voltage other pads                                                                                        | $V_{MAX}$                              | V <sub>DD</sub> +0.3V |
| Min. voltage other pads                                                                                        | $V_{MIN}$                              | V <sub>SS</sub> -0.3V |
| Max. junction temperature                                                                                      | $T_{JMAX}$                             | +125°C                |
| Electrostatic discharge max. to MIL-STD-883C method 3015 against V <sub>SS</sub>                               | V <sub>ESD</sub>                       | 4000V                 |
| Electrostatic discharge max. to MIL-STD-883C method 3015 (only for pins ANT1 and ANT2) against V <sub>SS</sub> | V <sub>ESD_ANT</sub>                   | 8000V                 |
| Maximum Input/Output current on all pads except VDD, VSS, DVDD, DVSS, ANT1, ANT2, RDY/CLK                      | I <sub>IMAX</sub><br>I <sub>OMAX</sub> | 10mA                  |
| Maximum AC peak current<br>on ANT1 and ANT2 pads<br>100 kHz duty cycle 50%                                     | I <sub>ANTmax</sub>                    | 300mA                 |

Stresses above these listed maximum ratings may cause permanent damages to the device. Exposure beyond specified operating conditions may affect device reliability or cause malfunction.

# **Handling Procedures**

This device has built-in protection against high static voltages or electric fields; however, anti-static precautions must be taken as for any other CMOS component. Unless otherwise specified, proper operation can only occur when all terminal voltages are kept within the voltage range. Unused inputs must always be tied to a defined logic voltage level.

# **Operating Conditions**

| Parameter          | Symb                | Min | Тур  | Max  | Units |
|--------------------|---------------------|-----|------|------|-------|
| Operating junction | $T_J$               | -40 |      | +110 | °C    |
| temperature        | ·                   |     |      |      |       |
| Supply voltage     | $V_{DD}$            | 4.1 | 5    | 5.5  | ٧     |
| Antenna circuit    | F <sub>RES</sub>    | 100 | 125  | 150  | kHz   |
| resonant frequency |                     |     |      |      |       |
| AC peak current on | I <sub>ANT</sub>    |     |      | 250  | mA    |
| ANT1 & ANT2 pads   | / " * * * *         |     |      |      |       |
| C <sub>FCAP</sub>  |                     | *   | 10   | *    | nF    |
| C <sub>DEC</sub>   |                     | *   | 100  | *    | nF    |
| C <sub>DC2</sub>   |                     | *   | 6.80 | *    | nF    |
| C <sub>AGND</sub>  |                     | 100 |      | 220  | nF    |
| Package thermal    | R <sub>th j-a</sub> | 69  | 70   | 71   | °C/W  |
| resistor SO16      |                     |     |      |      |       |

<sup>\* ±10%</sup> tolerance capacitors should be used

Due to antenna driver current the internal junction temperature is higher than ambient temperature. Please calculate ambient temperature range from max. antenna current and package Thermal Resistor. It is the user's responsibility to guarantee that  $T_{\rm J}$  remains below 110°C.

Supply voltage (V $_{\rm DD}$  and DV $_{\rm DD}$  pads) must be blocked by a 100nF capacitor (to V $_{\rm SS}$ ) as close as possible to the chip

<sup>\*\*</sup> According to 1S2P JEDEC test board



# **Electrical and Switching Characteristics:**

Parameters specified below are valid only in case the device is used according to Operating Conditions defined on previous page.

 $V_{SS}=D_{VSS}=0V$ ,  $V_{DD}=D_{VDD}=5V$ ,  $T_j=-40$  to 110°C, unless otherwise specified

| Parameter                            | Symbol             | Test Conditions            | Min                   | Тур  | Max                   | Units |
|--------------------------------------|--------------------|----------------------------|-----------------------|------|-----------------------|-------|
| Supply current in sleep mode         | DDsleep            |                            |                       | 1    | 2                     | μΑ    |
| Supply current excluding drivers     | I <sub>DDon</sub>  |                            |                       | 5    | 7                     | mA    |
| current                              |                    |                            |                       |      |                       |       |
| AGND level                           | V <sub>AGND</sub>  | Note 1                     | 2.35                  | 2.5  | 2.65                  | V     |
| Logic signals SHD, MOD,<br>DEMOD_OUT |                    |                            |                       |      |                       |       |
| Input logic high                     | V <sub>IH</sub>    |                            | 0.8V <sub>DD</sub>    |      |                       | V     |
| Input logic low                      | V <sub>IL</sub>    |                            |                       |      | $0.2V_{DD}$           | V     |
| Output logic high                    | V <sub>OH</sub>    | I <sub>SOURCE</sub> =1mA   | $0.9V_{DD}$           |      |                       | V     |
| Output logic low                     | V <sub>OL</sub>    | I <sub>SINK</sub> =1mA     |                       |      | 0.1V <sub>DD</sub>    | V     |
| MOD pull down resistor               | R <sub>PD</sub>    | 0.2V <sub>DD</sub>         | 20                    | 50   | 90                    | kΩ    |
| SHD pull up resistor                 | R <sub>PU</sub>    | 0.8V <sub>DD</sub>         | 20                    | 50   | 90                    | kΩ    |
| PLL                                  |                    |                            |                       |      |                       |       |
| Antenna capture frequency range      | F <sub>ANT_C</sub> |                            | 100                   |      | 150                   | kHz   |
| Antenna locking frequency range      | F <sub>ANT_L</sub> |                            | 100                   |      | 150                   | kHz   |
| Drivers                              |                    |                            |                       |      |                       |       |
| ANT drivers output resistance        | R <sub>AD</sub>    | I <sub>ANT</sub> =100mA    |                       | 3    | 9                     | Ω     |
| RDY/CLK driver output resistance     | R <sub>CL</sub>    | I <sub>RDY/CLK</sub> =10mA |                       | 12   | 36                    | Ω     |
| AM demodulation                      |                    |                            |                       |      |                       |       |
| DEMOD_IN common mode range           | V <sub>CM</sub>    |                            | V <sub>SS</sub> + 0.5 |      | V <sub>DD</sub> - 0.5 | V     |
| DEMOD_IN input sensitivity           | V <sub>sense</sub> | Note 2                     |                       | 0.85 | 2                     | mVpp  |

Note 1:  $A_{GND}$  is a EM4095 internal reference point. Any external connection except specified capacitor to  $V_{SS}$  may lead to device malfunction.

Note 2: Modulating signal 2Khz square wave on 125 kHz carrier, total signal inside  $V_{CM}$ 





# **Timing Characteristics:**

Parameters specified below are valid only in case the device is used according to Operating Conditions defined on previous page.

 $V_{SS}=D_{VSS}=0V$ ,  $V_{DD}=D_{VDD}=5V$ 

| Parameter                                           | Symbol            | Test Conditions                                                    | Тур | Max | Units |
|-----------------------------------------------------|-------------------|--------------------------------------------------------------------|-----|-----|-------|
| Set-up time after a sleep period                    | T <sub>set</sub>  |                                                                    | 25  | 35  | ms    |
| Time from full power to modulation state            | T <sub>mdon</sub> | antenna circuit specifications:<br>Q=15,F <sub>RES</sub> =125Khz   |     | 50  | μs    |
| AM demodulation: Delay time from input to output    | T <sub>pd</sub>   | modulation index: 100%  Modulating signal 2Khz square  wave 10mVpp | 40  | 120 | μs    |
| Recovery time of reception after antenna modulation | T <sub>rec</sub>  | Note 1                                                             | 400 | 500 | μs    |

**Note 1**: RF period is time of one period transmitted on ANT outputs (at 125 kHz 8µs). T<sub>rec</sub> after antenna modulation receiver chain is ready to demodulate. The condition is of course that the amplitude on antenna has already reached its steady state by that time (this depends on Q of antenna). See also Application Notes.

# **Block Diagram**



Fig. 5





# **Functional Description**

#### General

The EM4095 is intended to be used with an attached antenna circuit and a microcontroller. Few external components are needed to achieve DC and RF filtering, current sensing and power supply decoupling.

A stabilised power supply has to be provided. Please refer to EM4095 Application Notes for advice.

Device operation is controlled by logic inputs SHD and MOD. When SHD is high EM4095 is in sleep mode, current consumption is minimised. At power up the input SHD has to be high to enable correct initialisation. When SHD is low the circuit is enabled to emit RF field, it starts to demodulate any amplitude modulation (AM) signal seen on the antenna. This digital signal coming from the AM demodulation block is provided through DEMOD\_OUT pin to the microcontroller for decoding and processing.

High level on MOD pin forces in tri-state the main antenna drivers synchronously with the RF carrier. While MOD is high the VCO and AM demodulation chain are kept in state before the MOD went high. This ensures fast recovery after MOD is released. The switching ON of VCO and AM demodulation is delayed by 41 RF clocks after falling edge on MOD. In this way the VCO and AM demodulation operating points are not perturbed by startup of antenna resonant circuit.

#### **Analog Blocks**

The circuit performs the two functions of an RFID basestation, namely: transmission and reception. Transmission involves antenna driving and AM modulation of the RF field. The antenna drivers deliver a current into the external antenna to generate the magnetic field.

Reception involves the AM demodulation of the antenna signal modulation induced by the transponder. This is achieved by sensing the absorption modulation applied by the tag (transponder).

#### **Transmission**

Referring to the block diagram, transmission is achieved by a Phase Locked Loop (PLL) and the antenna drivers.

#### **Drivers**

The antenna drivers supply the reader basestation antenna with the appropriate energy. They deliver current at the resonant frequency which is typically 125 kHz. Current delivered by drivers depends on Q of external resonant circuit.

It is strongly recommended that design of antenna circuit is done in a way that maximum peak current of 250 mA is never exceeded (see Typical Operating Configuration for antenna current calculation). Another limiting factor for antenna current is Thermal Convection of package. Maximum peak current should be designed in a way that internal junction temperature does not exceed maximum junction temperature at maximum application ambient temperature. 100% modulation (field stop) is done by switching OFF the drivers. The ANT drivers are protected against antenna DC short circuit to the power supplies. When a short circuit has been detected the RDY/CLK pin is pulled low while the main driver is forced in tri-state. The circuit can be restarted by activating the SHD pin.

#### Phase locked loop

The PLL is composed of the loop filter, the Voltage Controlled Oscillator (VCO), and the phase comparator blocks. By using an external capacitive divider, pin DEMOD\_IN gets information about the actual high voltage signal on antenna.

Phase of this signal is compared with the signal driving antenna drivers. Therefore the PLL is able to lock the carrier frequency to the resonant frequency of the antenna. Depending on the antenna type the resonant frequency of the system can be anywhere in the range from 100 kHz to 150 kHz. Wherever the resonant frequency is in this range it will be maintained by the Phase Lock Loop.

#### Reception

The demodulation input signal for the reception block is the voltage sensed on the antenna. DEMOD\_IN pin is also used as input to Reception chain. The signal level on the DEMOD\_IN input must be lower than VDD-0.5V and higher than VSS+0.5V. The input level is adjusted by the use of an external capacitive divider. Additional capacitance of divider must be compensated by accordingly smaller resonant capacitor. The AM demodulation scheme is based on the "AM Synchronous Demodulation" technique.

The reception chain is composed of sample and hold, DC offset cancellation, bandpass filter and comparator. DC voltage of signal on DEMOD\_IN is set to AGND by internal resistor. The AM signal is sampled, the sampling is synchronised by a clock from VCO. Any DC component is removed from this signal by the CDEC capacitor. Further filtering to remove the remaining carrier signal, high and low frequency noise is made by second order highpass filter and CDC2. The amplified and filtered receive signal is fed to asynchronous comparator. Comparator output is buffered on output pin DEMOD OUT.



#### Signal RDY/CLK

This signal provides the external microprocessor with clock signal which is synchronous with the signal on ANT1 and with information about EM4095 internal state. Clock signal synchronous with ANT1 indicates that PLL is in lock and that Reception chain operation point is set. When SHD is high RDY/CLK pin is forced low. After high to low transition on SHD the PLL starts-up, and the reception chain is switched on. After time T<sub>SET</sub> the PLL is locked and reception chain operation point has been established. At this moment the same signal which is being transmitted to ANT1 is also put to RDY/CLK pin indicating to microprocessor that it can start observing signal on DEMOD\_OUT and giving at the same time reference clock signal. Clock on RDY/CLK pin is continuous, it is also present during time the ANT drivers are OFF due to high level on MOD pin. During the time T<sub>SET</sub> from high to low transition on SHD pin RDY/CLK pin is pulled down by 100  $k\Omega$  pull down resistor. The reason for this is in additional functionality of RDY/CLK pin in case of AM modulation with index which is lower then 100%. In that case it is used as auxiliary driver which maintains lower amplitude on coil during modulation. (see also Typical **Operating Configuration**)

Remark: Please refer to AN4095 for external components calculation and limits.

#### **Typical Operating Configuration**

### Read Only Mode



Fig. 6

#### Read/Write mode (Low Q factor antenna)



Fig. 7

#### Read/Write mode (High Q factor antenna)



Fig. 8

### Read/Write mode (AM modulation)



Fig. 9

Figure 6 presents EM4095 used in Read Only mode. Pin MOD is not used. It is recommended to connect it to VSS.

Figure 7 presents typical R/W configuration for OOK communication protocol reader to transponder (eg. EM4150). It is recommended to be used with low Q factor antennas (up to 15).

When the antenna quality is high using configuration of figure 6 or 7 the voltage on antenna can arrive in the range of few hundred volts and antenna peak current may exceed its maximum value. In such a case the capacitive divider ratio has to be high thus limiting the sensitivity. For such case it is better to reduce antenna circuit quality by adding serial resistor. In this way the antenna current is lower and thus power dissipation of IC is reduced with practically the same performance (Fig. 8).

In the case AM modulation communication protocol reader to transponder (eg. EM4069) is needed a single ended configuration has to be used (figure 9). When pin MOD is pulled high driver on ANT1 is put in three state, driver RDY/CLK continues driving thus maintaining lower antenna current. Modulation index is adjusted by resitor  $R_{AM}$ . As mentioned above RDY/CLK signal becomes active only after the demodulation chain operating point is set.

Before it is pulled down by high impedance pull down resistor (100  $k\Omega)$  in order not to load ANT1 output. In the case of AM modulation configuration the total antenna current change at the moment RDY/CLK pin becomes



active, so external microprocessor has to wait another  $T_{\text{SET}}$  before it can start observing DEMOD\_OUT.

### Read Only mode with external peak detector



Fig. 10

#### Read/Write mode with external peak detector



Fig. 11

As mentioned above for high Q antennas the voltage on antenna is high and read sensitivity is limited by demodulator sensitivity due to capacitive divider. Read sensitivity (and thus reading range) can be increased by using external envelope detector circuit. Input is taken on antenna high voltage side output is directly fed to CDEC\_IN pin. However, the capacitor divider is still needed for PLL locking. Such configuration is shown in figure 5, the envelope detector is formed by three components: D1, R1 and C1.

The configuration presented in figure 9 may also be used for read write applications but it has a drawback in the case fast recovery of reading is needed after communication reader to transponder is finished. The reason is in fact that DC voltage after diode D1 is lost during modulation and it takes very long time before it is established again.

Figure 10 presents a solution to that problem. A high voltage NMOS transistor blocks the discharge path during modulation, so operating point is preserved. The signal controlling NMOS gate has to be put low synchronously with signal MOD, but it can be put high only after the amplitude on antenna has recovered after modulation.

# **PCB Layout**

Refer to "EM4095 Application Note" (App. Note 404)



# **Pin Description**

# SOIC 16 package

| Pin | Name             | Description                                             | Type |
|-----|------------------|---------------------------------------------------------|------|
| 1   | V <sub>SS</sub>  | Negative power supply (substrate)                       | GND  |
| 2   | RDY/CLK          | Ready flag and clock output, driver for AM modulation   | 0    |
| 3   | ANT1             | Antenna driver                                          | 0    |
| 4   | $D_{VDD}$        | Positive power supply for antenna drivers               | PWR  |
| 5   | D <sub>VSS</sub> | Negative power supply for antenna drivers               | GND  |
| 6   | ANT2             | Antenna driver                                          | 0    |
| 7   | $V_{DD}$         | Positive power supply                                   | PWR  |
| 8   | DEMOD_IN         | Antenna sensing voltage                                 | ANA  |
| 9   | CDEC_OUT         | DC blocking capacitor connection « out »                | ANA  |
| 10  | CDEC_IN          | DC blocking capacitor connection « in »                 | ANA  |
| 11  | A <sub>GND</sub> | Analog ground                                           | ANA  |
| 12  | MOD              | A High level voltage modulates the antenna              | IPD  |
| 13  | DEMOD_OUT        | Digital signal representing the AM seen on the antenna  | 0    |
| 14  | SHD              | A High level voltage forces the circuit into sleep mode | IPU  |
| 15  | FCAP             | PLL Loop filter capacitor                               | ANA  |
| 16  | DC2              | DC decoupling capacitor                                 | ANA  |

GND: reference ground PWR: power supply ANA: analog signal IPD: input with internal pull down IPU: input with internal pull up O: output

# **Package and Ordering Information**

# Dimensions of SOIC 16 Package (table in millimeters)



|        | Common Dimensions (mm) |      |      |  |
|--------|------------------------|------|------|--|
| Symbol | Min                    | Nom  | Max  |  |
| А      | 1.55                   | 1.63 | 1.73 |  |
| A1     | 0.127                  | 0.15 | 0.25 |  |
| В      | 0.35                   | 0.41 | 0.49 |  |
| С      | 0.19                   | 0.20 | 0.25 |  |
| D      | 9.80                   | 9.93 | 9.98 |  |
| E      | 3.81                   | 3.94 | 3.99 |  |
| Н      | 5.84                   | 5.99 | 6.20 |  |
| Ĺ      | 0.41                   | 0.64 | 0.89 |  |

Fig. 12

# **Ordering Information**

Please make sure to give the complete part number when ordering. The EM4095 is available in the following package:

| Part Number   | Package         | Delivery<br>Form |
|---------------|-----------------|------------------|
| EM4095HMSO16A | SOIC 16 package | stick            |

# **Product Support**

Check our Web Site under Products/RF Identification section. Questions can be sent to cid@emmicroelectronic.com



# **Appendix**

# **Equations**

Antenna resonant frequency fo:

$$f_0 = \frac{1}{2\pi\sqrt{L_A C_0}}$$
 (1)

Where  $C_0$  is resonant capacitor composed of  $C_{\text{RES}}$ ,  $C_{\text{DV1}}$  and  $C_{\text{DV2}}$ :

$$C_0 = C_{RES} + \frac{C_{DV1} * C_{DV2}}{C_{DV1} + C_{DV2}}$$
 (2)

Usually antenna coil is specified by its inductance  $(L_A)$  and Q factor  $(Q_A)$ . Serial resistance of antenna is defined by following equation:

$$R_{ANT} = \frac{2\pi f_0 L_A}{Q_A} \tag{3}$$

The equations which follow are valid for bridge configuration as defined on Figures 1, 2 and 3. For figures 1 and 2 R<sub>SFR</sub> has to be considered 0.

The AC current amplitude at resonant frequency is defined as follows:

$$I_{ANT} = \frac{4}{\pi} \frac{V_{dd} - V_{ss}}{R_{ANT} + R_{SER} + 2R_{AD}}$$
(4)

RMS antenna current (important for power dissipation calculation):

$$I_{RMS} = \frac{I_{ANT}}{\sqrt{2}} \tag{5}$$

Peak to peak voltage on antenna is defined by following equation:

$$V_{ANTpp} = \frac{I_{ANT}}{\pi f_0 C_0} \tag{6}$$

To ensure correct operation of the AM demodulation chain, the AC peak to peak voltage on DEMOD\_IN pin (V<sub>DMOD\_INpp</sub>) has to be inside common mode range. Once peak to peak voltage on antenna is known the capacitor divider division factor can be calculated:

$$V_{DMOD\_INpp} = V_{ANTpp} \frac{C_{DV1}}{C_{DV1} + C_{DV2}}$$
 (7)

Power dissipation is composed of power dissipated on ANT drivers and internal power consumption:

$$P = 2 \cdot I_{RMS}^{2} \cdot R_{AD} + I_{DDon} (V_{DD} - V_{SS})$$
 (7)

Temperature increase of die due to power dissipation is:

$$\Delta T = P \cdot R_{Th} \tag{8}$$

Where R<sub>Th</sub> is Package thermal resistor.

EM Microelectronic-Marin SA (EM) makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in EM's General Terms of Sale located on the Company's web site. EM assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of EM are granted in connection with the sale of EM products, expressly or by implications. EM's products are not authorized for use as components in life support devices or systems.