









**TRF7970A** 

Reference

SLOS743K-AUGUST 2011-REVISED APRIL 2014

# TRF7970A Multiprotocol Fully Integrated 13.56-MHz RFID and Near Field Communication (NFC) Transceiver IC

#### **Device Overview** 1

#### 1.1 **Features**

- Supports Near Field Communication (NFC) Standards NFCIP-1 (ISO/IEC 18092) and NFCIP-2 (ISO/IEC 21481)
- Completely Integrated Protocol Handling for ISO15693, ISO18000-3, ISO14443A/B, and FeliCa™
- Integrated Encoders, Decoders, and Data Framing for NFC Initiator, Active and Passive Target Operation for All Three Bit Rates (106 kbps, 212 kbps, 424 kbps) and Card Emulation
- RF Field Detector With Programmable Wake-Up Levels for NFC Passive Transponder Emulation Operation
- RF Field Detector for NFC Physical Collision Avoidance.
- Integrated State Machine for ISO14443A Anticollision (Broken Bytes) Operation (Transponder Emulation or NFC Passive Target)
- Input Voltage Range: 2.7 VDC to 5.5 VDC

#### 1.2 Applications

- Mobile Devices (Tablets, Handsets)
- Secure Pairing ( *Bluetooth*<sup>®</sup>, Wi-Fi<sup>®</sup>, Other Paired Wireless Networks)
- Public Transport or Event Ticketing
- Passport or Payment (POS) Reader Systems

- Programmable Output Power: +20 dBm (100 mW), +23 dBm (200 mW)
- Programmable I/O Voltage Levels From 1.8 VDC to 5.5 VDC
- Programmable System Clock Frequency Output (RF, RF/2, RF/4) from 13.56-MHz or 27.12-MHz Crystal or Oscillator
- Integrated Voltage Regulator Output for Other System Components (MCU, Peripherals, Indicators), 20 mA (Max)
- Programmable Modulation Depth
- Dual Receiver Architecture With RSSI for Elimination of "Read Holes" and Adjacent Reader System or Ambient In-Band Noise Detection
- Programmable Power Modes for Ultra Low-Power System Design (Power Down <1  $\mu$ A)
- Parallel or SPI Interface (With 127-Byte FIFO)
- Temperature Range: -40°C to 110°C
- 32-Pin QFN Package (5 mm x 5 mm)
- Short-Range Wireless Communication Tasks (Firmware Updates)
- Product Identification or Authentication
- Medical Equipment or Consumables
- Access Control, Digital Door Locks
- Sharing of Electronic Business Cards

#### 1.3 Description

The TRF7970A device is an integrated analog front end and data-framing device for a 13.56-MHz RFID and Near Field Communication (NFC) system. Built-in programming options make the device suitable for a wide range of applications for proximity and vicinity identification systems.

The device can perform in one of three modes: RFID and NFC reader, NFC peer, or in card emulation mode. Built-in user-configurable programming options make the device suitable for a wide range of applications. The TRF7970A device is configured by selecting the desired protocol in the control registers. Direct access to all control registers allows fine tuning of various reader parameters as needed.

Documentation, reference designs, EVM, and source code TI MSP430™ MCUs or ARM<sup>®</sup> MCUs are available.

| Device Information |           |             |  |  |  |
|--------------------|-----------|-------------|--|--|--|
| PART NUMBER        | PACKAGE   | BODY SIZE   |  |  |  |
| TRF7970ARHB        | VQFN (32) | 5 mm x 5 mm |  |  |  |



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

TRF7970A SLOS743K – AUGUST 2011– REVISED APRIL 2014



### 1.4 Functional Block Diagram

Figure 1-1 shows the block diagram.



Figure 1-1. Block Diagram



## **Table of Contents**

| 1 | Devi | ce Overview                       | <u>1</u>   |
|---|------|-----------------------------------|------------|
|   | 1.1  | Features                          | . 1        |
|   | 1.2  | Applications                      | . 1        |
|   | 1.3  | Description                       | . 1        |
|   | 1.4  | Functional Block Diagram          | . 2        |
| 2 | Revi | sion History                      | 4          |
| 3 | Devi | ce Characteristics                | 5          |
| 4 | Term | ninal Configuration and Functions | 6          |
|   | 4.1  | Pin Assignments                   | . 6        |
|   | 4.2  | Terminal Functions                | . 7        |
| 5 | Spec | cifications                       | 9          |
|   | 5.1  | Absolute Maximum Ratings          | . 9        |
|   | 5.2  | Recommended Operating Conditions  | . <u>9</u> |
|   | 5.3  | Electrical Characteristics        | <u>10</u>  |
|   | 5.4  | Handling Ratings                  | <u>11</u>  |
|   | 5.5  | Thermal Characteristics           | <u>11</u>  |
|   | 5.6  | Switching Characteristics         | <u>11</u>  |
| 6 | Deta | iled Description                  | <u>12</u>  |
|   | 6.1  | Overview                          | <u>12</u>  |
|   | 6.2  | System Block Diagram              | <u>15</u>  |
|   | 6.3  | Power Supplies                    | <u>15</u>  |
|   | 6.4  | Receiver – Analog Section         | <u>21</u>  |
|   | 6.5  | Receiver – Digital Section        | 22         |
|   | 6.6  | Oscillator Section                | 27         |
|   | 6.7  | Transmitter – Analog Section      | 28         |
|   |      |                                   |            |

|   | 6.8   | Transmitter – Digital Section                    | 28        |
|---|-------|--------------------------------------------------|-----------|
|   | 6.9   | Transmitter – External Power Amplifier and       |           |
|   |       | Subcarrier Detector                              | <u>29</u> |
|   | 6.10  | TRF7970A IC Communication Interface              | <u>30</u> |
|   | 6.11  | Special Direct Mode for Improved MIFARE™         | 10        |
|   | 0.40  |                                                  | 40        |
|   | 0.12  | NFC Modes                                        | 48        |
|   | 6.13  | Direct Commands from MCU to Reader               | 51        |
|   | 6.14  | Register Description                             | 55        |
| 7 | Appl  | ication Schematic and Layout                     |           |
|   | Cons  | siderations                                      | <u>75</u> |
|   | 7.1   | TRF7970A Reader System Using Parallel            | 75        |
|   | 7.0   |                                                  | <u>75</u> |
|   | 1.2   | IRF/9/0A Reader System Using SPI with SS<br>Mode | 76        |
|   | 73    | Lavout Considerations                            | 77        |
|   | 7.3   | Layout Considerations                            | <u>//</u> |
|   | 7.4   | Impedance Matching TX_Out (Pin 5) to 50 $\Omega$ | 11        |
| _ | 7.5   | Reader Antenna Design Guidelines                 | <u>79</u> |
| 8 | Devi  | ce and Documentation Support                     | <u>80</u> |
|   | 8.1   | Documentation Support                            | <u>80</u> |
|   | 8.2   | Community Resources                              | 80        |
|   | 8.3   | Trademarks                                       | 80        |
|   | 8.4   | Electrostatic Discharge Caution                  | <u>80</u> |
|   | 8.5   | Glossary                                         | <u>80</u> |
| 9 | Mech  | nanical Packaging and Orderable                  |           |
|   | Infor | mation                                           | <u>80</u> |
|   | 9.1   | Packaging Information                            | 80        |
|   |       |                                                  |           |

#### TEXAS INSTRUMENTS www.ti.com

## 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision J (February 2014) to Revision K Page Changed Figure 1-1 to show 127-byte FIFO..... 2 Added ASK/OOK and MOD to V<sub>II</sub> and V<sub>IH</sub> ..... Changed V<sub>DD A</sub> TYP value from 3.5 V to 3.4 V 10 Changed title of Section 6..... 12 Moved previous Section 3, Device Overview, to Section 6.1..... Changed from "By default, the AGC is frozen after..." to "By default, the AGC window comparator is set after..." ... 21 Changed from "18.8 s" to "18.8 µs" in the sentence that starts with "If the register contains all zeros...".... 28 Changed Table 6-18 to match Table 6-43 ..... 50 Changed command 0x18 to "Test internal RF" ..... 51 Changed the sentence that starts "The AGC action is fast..." from "finishes after four subcarrier pulses" to Deleted previous Section 10, System Design, and moved contents to Section 7.3 through Section 7.5 ..... 77



### **3** Device Characteristics

Table 3-1 shows the supported modes of operation for the TRF7970A device.

| P2P Initiator or Read | Card Emulation P2P                   |            |                    | larget     |                    |
|-----------------------|--------------------------------------|------------|--------------------|------------|--------------------|
| Technology            | Bit rate<br>(kbps)                   | Technology | Bit rate<br>(kbps) | Technology | Bit rate<br>(kbps) |
| NFC-A/B (ISO14443A/B) | 106, 212, 424,<br>848 <sup>(1)</sup> | NFC-A/B    | 106                | NFC-A      | 106                |
| NFC-F (JIS: X6319-4)  | 212, 424                             | N/A        | N/A                | NFC-F      | 212, 424           |
| NFC-V (ISO15693)      | 6.7, 26.7                            | N/A        | N/A                | N/A        | N/A                |

## Table 3-1. Supported Modes of Operation

(1) 848 kbps only applies to reader/writer mode.

## 4 Terminal Configuration and Functions

### 4.1 Pin Assignments

Figure 4-1 shows the pin assignments for the 32-pin RHB package.



Figure 4-1. 32-Pin RHB Package (Top View)



www.ti.com

I/O\_3

I/O\_4

I/O\_5

I/O\_6

#### 4.2 **Terminal Functions**

Table 4-1 describes the signals.

| TERMINAL                                                         |     | <b>TVDE</b> (1) | DESCRIPTION                                                                                          |  |  |
|------------------------------------------------------------------|-----|-----------------|------------------------------------------------------------------------------------------------------|--|--|
| NAME NO.                                                         |     |                 |                                                                                                      |  |  |
| V <sub>DD_A</sub>                                                | 1   | OUT             | Internal regulated supply (2.7 V to 3.4 V) for analog circuitry                                      |  |  |
| V <sub>IN</sub>                                                  | 2   | SUP             | External supply input to chip (2.7 V to 5.5 V)                                                       |  |  |
| V <sub>DD_RF</sub>                                               | 3   | OUT             | Internal regulated supply (2.7 V to 5 V), normally connected to V <sub>DD_PA</sub> (pin 4)           |  |  |
| V <sub>DD_PA</sub>                                               | 4   | INP             | Supply for PA; normally connected externally to V <sub>DD_RF</sub> (pin 3)                           |  |  |
| TX_OUT                                                           | 5   | OUT             | RF output (selectable output power, 100 mW or 200 mW, with V <sub>DD</sub> = 5 V)                    |  |  |
| V <sub>SS_PA</sub>                                               | 6   | SUP             | Negative supply for PA; normally connected to circuit ground                                         |  |  |
| V <sub>SS_RX</sub> 7 SUP Negative supply for RX inputs; normally |     | SUP             | Negative supply for RX inputs; normally connected to circuit ground                                  |  |  |
| RX_IN1                                                           | 8   | INP             | Main RX input                                                                                        |  |  |
| RX_IN2                                                           | 9   | INP             | Auxiliary RX input                                                                                   |  |  |
| V <sub>SS</sub>                                                  | 10  | SUP             | Chip substrate ground                                                                                |  |  |
| BAND_GAP                                                         | 11  | OUT             | Bandgap voltage (V <sub>BG</sub> = 1.6 V); internal analog voltage reference                         |  |  |
| ASKIOOK                                                          | 10  | סוס             | Selection between ASK and OOK modulation (0 = ASK, 1 = OOK) for Direct Mode 0 or 1.                  |  |  |
| ASK/OUK                                                          | 12  | ыл              | Can be configured as an output to provide the received analog signal output.                         |  |  |
| IRQ                                                              | 13  | OUT             | Interrupt request                                                                                    |  |  |
| MOD                                                              | 4.4 | INP             | External data modulation input for Direct Mode 0 or 1                                                |  |  |
| MOD                                                              | 14  | OUT             | Subcarrier digital data output (see registers 0x1A and 0x1B)                                         |  |  |
| V <sub>SS_A</sub>                                                | 15  | SUP             | Negative supply for internal analog circuits; connected to GND                                       |  |  |
| V <sub>DD_I/O</sub>                                              | 16  | INP             | Supply for I/O communications (1.8 V to $V_{IN}$ ) level shifter. $V_{IN}$ should be never exceeded. |  |  |
| I/O_0                                                            | 17  | BID             | I/O pin for parallel communication                                                                   |  |  |
| I/O_1                                                            | 18  | BID             | I/O pin for parallel communication                                                                   |  |  |
| I/O_2                                                            | 19  | BID             | I/O pin for parallel communication                                                                   |  |  |

TX Enable (in Special Direct Mode) I/O pin for parallel communication

TX Data (in Special Direct Mode) I/O pin for parallel communication

Slave Select signal in SPI mode I/O pin for parallel communication

I/O pin for parallel communication

MISO for serial communication (SPI)

#### **Table 4-1. Terminal Functions**

|                   | 24 | DID | I/O pin for parallel communication.                                                                                                                                                                                                                                                                                                           |
|-------------------|----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1/0_7             | 24 | BID | MOSI for serial communication (SPI)                                                                                                                                                                                                                                                                                                           |
| EN2               | 25 | INP | Selection of power down mode. If EN2 is connected to $V_{IN}$ , then $V_{DD_X}$ is active during power down mode 2 (for example, to supply the MCU).                                                                                                                                                                                          |
| DATA_CLK          | 26 | INP | Data Clock input for MCU communication (parallel and serial)                                                                                                                                                                                                                                                                                  |
| SYS_CLK           | 27 | OUT | If EN = 1 (EN2 = don't care) the system clock for MCU is configured. Depending on the crystal that is used, options are as follows (see register 0x09):<br>13.56-MHz crystal: Off, 3.39 MHz, 6.78 MHz, or 13.56 MHz<br>27.12-MHz crystal: Off, 6.78 MHz, 13.56 MHz, or 27.12 MHz<br>If EN = 0 and EN2 = 1, then system clock is set to 60 kHz |
| EN                | 28 | INP | Chip enable input (If EN = 0, then chip is in sleep or power-down mode).                                                                                                                                                                                                                                                                      |
| V <sub>SS_D</sub> | 29 | SUP | Negative supply for internal digital circuits                                                                                                                                                                                                                                                                                                 |

Data clock output in Direct Mode 1 and Special Direct Mode

Serial bit data output in Direct Mode 1 or subcarrier signal in Direct Mode 0

(1) SUP = Supply, INP = Input, BID = Bidirectional, OUT = Output

Copyright © 2011–2014, Texas Instruments Incorporated

20

21

22

23

BID

BID

BID

BID

Submit Documentation Feedback Product Folder Links: TRF7970A

Terminal Configuration and Functions

7

| TERMINAL          |     | туре (1) | DESCRIPTION                                                                                              |     |                             |
|-------------------|-----|----------|----------------------------------------------------------------------------------------------------------|-----|-----------------------------|
| NAME              | NO. |          | DESCRIPTION                                                                                              |     |                             |
| OSC_OUT           | 30  | OUT      | Crystal or oscillator output                                                                             |     |                             |
|                   | 31  | 21       | 31                                                                                                       | INP | Crystal or oscillator input |
| 030_11            |     | OUT      | Crystal oscillator output                                                                                |     |                             |
| V <sub>DD_X</sub> | 32  | OUT      | Internally regulated supply (2.7 V to 3.4 V) for digital circuit and external devices (for example, MCU) |     |                             |
| Thermal Pad       | PAD | SUP      | Chip substrate ground                                                                                    |     |                             |

### Table 4-1. Terminal Functions (continued)



www.ti.com

## 5 Specifications

#### 5.1 Absolute Maximum Ratings <sup>(1) (2)</sup>

over operating free-air temperature range (unless otherwise noted)

| $V_{\text{IN}}$ | Input voltage range                                 | -0.3 V to 6 V                                   |       |
|-----------------|-----------------------------------------------------|-------------------------------------------------|-------|
| I <sub>IN</sub> | Maximum current V <sub>IN</sub>                     | 150 mA                                          |       |
| TJ              | Manian and and in a sint of its ation to an and the | Any condition                                   | 140°C |
|                 | Maximum operating virtual junction temperature      | Continuous operation, long-term reliability (3) | 125°C |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Operating Conditions are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to substrate ground terminal  $V_{SS}$ .

(3) The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability or lifetime of the device.

### 5.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                        |                                                             | MIN                          | TYP | MAX                           | UNIT |
|-----------------|----------------------------------------|-------------------------------------------------------------|------------------------------|-----|-------------------------------|------|
| VIN             | Operating input voltage                |                                                             | 2.7                          | 5   | 5.5                           | V    |
| T <sub>A</sub>  | Operating ambient temperature          |                                                             | -40                          | 25  | 110                           | °C   |
| TJ              | Operating virtual junction temperature | 2                                                           | -40                          | 25  | 125                           | °C   |
| V <sub>IL</sub> | Input voltage - logic low              | I/O lines, IRQ, SYS_CLK, DATA_CLK,<br>EN, EN2, ASK/OOK, MOD |                              |     | 0.2 x<br>V <sub>DD_</sub> I/O | V    |
| V <sub>IH</sub> | Input voltage threshold, logic high    | I/O lines, IRQ, SYS_CLK, DATA_CLK,<br>EN, EN2, ASK/OOK, MOD | 0.8 x<br>V <sub>DD_l/O</sub> |     |                               | V    |



### 5.3 Electrical Characteristics

TYP operating conditions are  $T_A = 25^{\circ}$ C, VIN = 5 V, full-power mode (unless otherwise noted) MIN and MAX operating conditions are over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                             | TEST CONDITIONS                                                                                                                         | MIN | TYP   | MAX | UNIT             |
|-----------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------------------|
| I <sub>PD1</sub>      | Supply current in Power Down Mode 1                   | All building blocks disabled, including supply-<br>voltage regulators; measured after 500-ms<br>settling time (EN = 0, EN2 = 0)         |     | 0.5   | 5   | μA               |
| I <sub>PD2</sub>      | Supply current in Power Down Mode 2<br>(Sleep Mode)   | The SYS_CLK generator and $V_{DD_X}$ remain active to support external circuitry; measured after 100-ms settling time (EN = 0, EN2 = 1) |     | 120   | 200 | μA               |
| I <sub>STBY</sub>     | Supply current in stand-by mode                       | Oscillator running, supply-voltage regulators in low-consumption mode (EN = 1, EN2 = x)                                                 |     | 1.9   | 3.5 | mA               |
| I <sub>ON1</sub>      | Supply current without antenna driver<br>current      | Oscillator, regulators, RX and AGC active, TX is off                                                                                    |     | 10.5  | 14  | mA               |
| I <sub>ON2</sub>      | Supply current – TX (half power)                      | Oscillator, regulators, RX and AGC and TX active, P <sub>OUT</sub> = 100 mW                                                             |     | 70    | 78  | mA               |
| I <sub>ON3</sub>      | Supply current – TX (full power)                      | Oscillator, regulators, RX and AGC and TX active, $P_{OUT}$ = 200 mW                                                                    |     | 130   | 150 | mA               |
| V <sub>POR</sub>      | Power-on reset voltage                                | Input voltage at V <sub>IN</sub>                                                                                                        | 1.4 | 2     | 2.6 | V                |
| V <sub>BG</sub>       | Bandgap voltage (pin 11)                              | Internal analog reference voltage                                                                                                       | 1.5 | 1.6   | 1.7 | V                |
| V <sub>DD_A</sub>     | Regulated output voltage for analog circuitry (pin 1) | V <sub>IN</sub> = 5 V                                                                                                                   | 3.1 | 3.4   | 3.8 | V                |
| V <sub>DD_X</sub>     | Regulated supply for external circuitry               | Output voltage pin 32, V <sub>IN</sub> = 5 V                                                                                            | 3.1 | 3.4   | 3.8 | V                |
| I <sub>VDD_Xmax</sub> | Maximum output current of V <sub>DD_X</sub>           | Output current pin 32, V <sub>IN</sub> = 5 V                                                                                            |     |       | 20  | mA               |
| Б                     | Antonno drivor output registence (1)                  | Half-power mode, $V_{IN}$ = 2.7 V to 5.5 V                                                                                              |     | 8     | 12  | 0                |
| RFOUT                 | Antenna unver output resistance                       | Full-power mode, $V_{IN}$ = 2.7 V to 5.5 V                                                                                              |     | 4     | 6   | 12               |
| R <sub>RFIN</sub>     | RX_IN1 and RX_IN2 input resistance                    |                                                                                                                                         | 4   | 10    | 20  | kΩ               |
| V <sub>RF_INmax</sub> | Maximum RF input voltage at RX_IN1 and RX_IN2         | $V_{\text{RF}\_\text{INmax}}$ should not exceed $V_{\text{IN}}$                                                                         |     | 3.5   |     | V <sub>pp</sub>  |
| V                     | Minimum RF input voltage at RX_IN1 and                | f <sub>SUBCARRIER</sub> = 424 kHz                                                                                                       |     | 1.4   | 2.5 |                  |
| VRF_INmin             | RX_IN2 (input sensitivity) <sup>(2)</sup>             | f <sub>SUBCARRIER</sub> = 848 kHz                                                                                                       |     | 2.1   | 3   | mν <sub>pp</sub> |
| f <sub>SYS_CLK</sub>  | SYS_CLK frequency                                     | In power mode 2, EN = 0, EN2 = 1                                                                                                        | 25  | 60    | 120 | kHz              |
| f <sub>C</sub>        | Carrier frequency                                     | Defined by external crystal                                                                                                             |     | 13.56 |     | MHz              |
| t <sub>CRYSTAL</sub>  | Crystal run-in time                                   | Time until oscillator stable bit is set (register $\mathrm{0x0F})^{(3)}$                                                                |     | 3     |     | ms               |
| f <sub>D_CLKmax</sub> | Maximum DATA_CLK frequency <sup>(4)</sup>             | Depends on capacitive load on the I/O lines, recommendation is 2 MHz <sup>(4)</sup>                                                     | 2   | 8     | 10  | MHz              |
| R <sub>OUT</sub>      | Output resistance I/O_0 to I/O_7                      |                                                                                                                                         |     | 500   | 800 | Ω                |
| R <sub>SYS_CLK</sub>  | Output resistance R <sub>SYS_CLK</sub>                |                                                                                                                                         |     | 200   | 400 | Ω                |

(1) Antenna driver output resistance

(2) Measured with subcarrier signal at RX\_IN1 or RX\_IN2 and measured the digital output at MOD pin with register 0x1A bit 6 = 1.

(3) Depends on the crystal parameters and components

(4) Recommended DATA\_CLK speed is 2 MHz. Higher data clock depends on the capacitive load. Maximum SPI clock speed should not exceed 10 MHz. This clock speed is acceptable only when external capacitive load is less than 30 pF. MISO driver has a typical output resistance of 400 Ω (12-ns time constant when 30-pF load used).



## 5.4 Handling Ratings

|                    |                          |                                                                                          | MIN  | MAX | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|------|-----|------|
| T <sub>STG</sub>   | Storage temperature rang | e                                                                                        | -55  | 150 | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human-Body Model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | -2   | 2   | kV   |
|                    |                          | Charged-Device Model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500 | 500 | V    |
|                    |                          | Machine Model (MM)                                                                       | -200 | 200 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as 2 kV may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as 500 V may actually have higher performance.

#### 5.5 Thermal Characteristics

| DACKACE      | 0      | o (1)    | POWER RATING <sup>(2)</sup> |                       |  |
|--------------|--------|----------|-----------------------------|-----------------------|--|
| PACKAGE      | alc    | UJA(')   | T <sub>A</sub> ≤ 25°C       | T <sub>A</sub> ≤ 85°C |  |
| RHB (32 pin) | 31°C/W | 36.4°C/W | 2.7 W                       | 1.1 W                 |  |

(1) This data was taken using the JEDEC standard high-K test PCB.

(2) Power rating is determined with a junction temperature of 125°C. This is the point where distortion starts to increase substantially. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance and longterm reliability.

### 5.6 Switching Characteristics

TYP operating conditions are  $T_A = 25^{\circ}$ C, VIN = 5 V, full-power mode (unless otherwise noted) MIN and MAX operating conditions are over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER             |                                                                                             | TEST CONDITIONS                                            | MIN | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------|-----|------|-----|------|
| t <sub>LO/HI</sub>    | DATA_CLK time high or low, one half of<br>DATA_CLK at 50% duty cycle                        | Depends on capacitive load on the I/O lines <sup>(1)</sup> | 250 | 62.5 | 50  | ns   |
| t <sub>STE,LEAD</sub> | Slave select lead time, slave select low to clock                                           |                                                            |     | 200  |     | ns   |
| t <sub>STE,LAG</sub>  | Slave select lag time, last clock to slave select high                                      |                                                            |     | 200  |     | ns   |
| t <sub>STE,DIS</sub>  | Slave select disable time, slave select<br>rising edge to next slave select falling<br>edge |                                                            | 300 |      |     | ns   |
| t <sub>SU,SI</sub>    | MOSI input data setup time                                                                  |                                                            | 15  |      |     | ns   |
| t <sub>HD,SI</sub>    | MOSI input data hold time                                                                   |                                                            | 15  |      |     | ns   |
| t <sub>SU,SO</sub>    | MISO input data setup time                                                                  |                                                            | 15  |      |     | ns   |
| t <sub>HD,SO</sub>    | MISO input data hold time                                                                   |                                                            | 15  |      |     | ns   |
| t <sub>VALID,SO</sub> | MISO output data valid time                                                                 | DATA_CLK edge to MISO valid, $C_L \leq 30 \text{ pF}$      | 30  | 50   | 75  | ns   |

(1) Recommended DATA\_CLK speed is 2 MHz. Higher data clock depends on the capacitive load. Maximum SPI clock speed should not exceed 10 MHz. This clock speed is acceptable only when external capacitive load is less than 30 pF. MISO driver has a typical output resistance of 400 Ω (12-ns time constant when 30-pF load used).

# **Federal Communication Commission Interference Statement**

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

## **FCC Caution:**

- Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment.
- > This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

## **Radiation Exposure Statement:**

The product is a low power device and its output power is lower than FCC SAR exemption level. This module can be used with **Product name: V110**.

## This device is intended only for OEM integrators under the following conditions:

- 1) The transmitter module may not be co-located with any other transmitter or antenna. The co-transmitting with other radio will need a separate evaluation.
- Module approval valid only when this module is installed in the tested host "Product name: V110".

As long as 2 conditions above are met, further transmitter test will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed

**IMPORTANT NOTE:** In the event that these conditions <u>cannot be met</u> (for example certain laptop configurations or co-location with another transmitter), then the FCC authorization is no longer considered valid and the FCC ID <u>cannot</u> be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate FCC authorization.

## **End Product Labeling**

The final end product must be labeled in a visible area with the following: "**Contains FCC ID: QYLV110N**". The grantee's FCC ID can be used only when all FCC compliance requirements are met.

## Manual Information to the End User

The OEM integrator has to be aware not to provide information to the end user regarding how to install or remove this RF module in the user's manual of the end product which integrates this module.

The end user manual shall include all required regulatory information/warning as show in this manual.