# Brand Name:Infothink Model Name:A140+PR533 060102D1 # **PR533** ## **USB NFC integrated reader solution** Rev. 3.6 — 27 October 2014 206436 Product short data sheet COMPANY PUBLIC ## 1. General description The PR5331C3HN is a highly integrated transceiver module for contactless reader/writer communication at 13.56 MHz. A dedicated ROM code is implemented to handle different RF protocols by an integrated microcontroller. The system host controller communicates with the PR5331C3HN by using the USB or the HSU link. The protocol between the host controller and the PR5331C3HN, on top of this physical link is the CCID protocol. #### 1.1 RF protocols PR5331C3HN supports the PCD mode for FeliCa (212 kbps and 424 kbps), ISO/IEC14443 Type A and B (from 106 kbps to 848 kbps), MIFARE (106 kbps), B' cards (106 kbps), picoPass tag (106 kbps) and Innovision Jewel cards (106 kbps) The Initiator passive mode (from 106 kbps to 424 kbps) can be supported through the PC/SC transparent mode. #### 1.2 Interfaces The PR5331C3HN supports a USB 2.0 full speed interface (bus powered or host powered mode). Alternatively to the USB interface, a High Speed UART (from 9600b up to 1.2 Mb) can be used to connect the PR533 to a host. The PR5331C3HN has also a master I<sup>2</sup>C-bus interface that allows to connect one of the following peripherals: - An external EEPROM: in this case the PR5331C3HN is configured as master and is able to communicate with external EEPROM (address A0h) which can store configuration data like PID, UID and RF parameters. When a USB host interface is used, these parameters are retrieved from the EEPROM at startup of the device - · A TDA8029 contact smart card reader #### 1.3 Standards compliancy PR5331C3HN offers commands in order for applications to be compliant with "EMV Contactless Communication Protocol Specification V2.0.1". PR5331C3HN supports RF protocols ISO/IEC 14443A and B such as compliancy with Smart eID standard can be achieved at application level. #### **USB NFC integrated reader solution** Support of USB 2.0 full speed, interoperable with USB 3.0 hubs. The PR533C3HN in PCD mode is compliant with EMV contactless specification V2.0.1. #### 1.4 Supported operating systems - Microsoft Windows 2000 - Microsoft Windows XP (32 and 64 bits) - · Microsoft Windows 2003 Server (32 and 64 bits) - · Microsoft Windows 2008 Server (32 and 64 bits) - Microsoft Windows Vista (32 and 64 bits) - Microsoft Windows 7 (32 and 64 bits) The PR533 is supported by the following OS through the PCSC-Lite driver: - GNU/Linux using libusb 1.0.x and later - Mac OS Leopard (1.5.6 and newer) - Mac OS Snow Leopard (1.6.X) - Solaris - FreeBSD #### 2. Features and benefits - USB 2.0 full speed host interface and CCID protocol support - Integrated microcontroller implements high-level RF protocols - Buffered output drivers to connect an antenna with minimum number of external components - Integrated RF level detector - Integrated data mode detector - Supports ISO/IEC 14443A Reader/Writer mode up to 848 kbit/s - Supports ISO/IEC 14443B Reader/Writer mode up to 848 kbit/s - Supports contactless communication according to the FeliCa protocol at 212 kbit/s and 424 kbit/s - Supports MIFARE encryption - Typical operating distance in Read/Write mode for communication to ISO/IEC 14443A/MIFARE, ISO/IEC 14443B or FeliCa cards up to 50 mm depending on antenna size and tuning - I<sup>2</sup>C-bus master interface allows to connect an external I<sup>2</sup>C EEPROM for configuration data storage or to control a TDA8029 contact smart card reader - Low-power modes - Hard power-down mode - Soft power-down mode - Only one external oscillator required (27.12 MHz Crystal oscillator) - Power modes - USB bus power mode - ◆ 2.5 V to 3.6 V power supply operating range in non-USB bus power mode #### **USB NFC integrated reader solution** ### ■ Dedicated I/O ports for external device control # 3. Quick reference data Table 1. Quick reference data | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------|-----------------------------------------------------------------------------------|------|--------------------------|----------|------------------|------| | V <sub>BUS</sub> | bus supply voltage | | | 4.02 | 5 | 5.25 | V | | | | (non-USB mode);<br>$V_{BUS} = V_{DDD}$ ; $V_{SSD} = 0 \text{ V}$ | | 2.5 | 3.3 | 3.6 | V | | $V_{DDA}$ | analog supply voltage | $V_{DDA} = V_{DDD} = V_{DD(TVDD)} =$ | [1] | 2.5 | 3.3 | 3.6 | V | | $V_{DDD}$ | digital supply voltage | $V_{DD(PVDD)}$ ; $V_{SSA} = V_{SSD} = V_{SS(PVSS)} = V_{SS(TVSS)} = 0 V$ | [1] | 2.5 | 3.3 | 3.6 | V | | $V_{DD(TVDD)}$ | TVDD supply voltage | $\mathbf{v}_{SS}(PVSS) = \mathbf{v}_{SS}(TVSS) = \mathbf{v}_{SS}(TVSS)$ | [1] | 2.5 | 3.3 | 3.6 | V | | V <sub>DD(PVDD)</sub> | PVDD supply voltage | | | 1.6 | - | 3.6 | V | | $V_{DD(SVDD)}$ | SVDD supply voltage | $V_{SSA} = V_{SSD} = V_{SS(PVSS)} = V_{SS(TVSS)} = 0 V$ ; reserved for future use | | V <sub>DDD</sub> – 0.1 | - | V <sub>DDD</sub> | V | | I <sub>BUS</sub> | bus supply current | maximum load current (USB mode); measured on V <sub>BUS</sub> | | | | 150 | mA | | | | maximum inrush current limitation; at power-up (curlimoff = 0) | | | | 100 | mA | | I <sub>pd</sub> | power-down current | $V_{DDA} = V_{DDD} = V_{DD(TVDD)} = V_D$ | D(PV | <sub>DD)</sub> = 3 V; no | t powere | d from USB | | | | | hard power-down;<br>RF level detector off | | | | 10 | μА | | | | soft power-down; RF level detector on | | | | 30 | μА | | I <sub>CCSL</sub> | suspended low-power device supply current | RF level detector on, (with-<br>out resistor on DP/DM) | | - | - | 250 | μА | | I <sub>DDD</sub> | digital supply current | RF level detector on, V <sub>DD(SVDD)</sub> switch off | [1] | - | 15 | - | mA | | I <sub>DD(SVDD)</sub> | SVDD supply current | $V_{DDS} = 3 V$ | | - | - | 30 | mA | | I <sub>DDA</sub> | analog supply current | RF level detector on | | - | 6 | - | mA | | $I_{DD(TVDD)}$ | TVDD supply current | during RF transmission; $V_{DD(TVDD)} = 3 \text{ V}$ | | - | 60 | 100 | mA | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -30 \text{ to } +85 ^{\circ}\text{C}$ | | - | - | 0.55 | W | | T <sub>amb</sub> | ambient temperature | | | -30 | - | +85 | °C | <sup>[1]</sup> $V_{DDD}$ , $V_{DDA}$ and $V_{DD(TVDD)}$ must always be at the same supply voltage. #### **USB NFC integrated reader solution** # 4. Ordering information Table 2. Ordering information | Type number | Package | ckage | | | | | | | | |--------------------------|---------|-----------------------------------------------------------------|----------|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | PR5331C3HN/C360[1][2][3] | | plastic thermal enhanced very thin quad flat package; no leads; | SOT618-1 | | | | | | | | PR5331C3HN/C370[1][2][3] | | 40 terminals; body $6 \times 6 \times 0.85$ mm | | | | | | | | - [1] 60 or 70 refers to the ROM code version described in the User Manual. For differences of romcode versions refer to the release note of the product. - [2] Refer to Section 14.4 "Licenses". - [3] MSL 2 (Moisture Sensitivity Level). # 5. Block diagram The following block diagram describes hardware blocks controlled by PR5331C3HN firmware or which can be accessible for data transaction by a host baseband. #### **USB NFC integrated reader solution** # 6. Pinning information #### 6.1 Pinning #### 6.2 Pin description Table 3. PR533 pin description | Symbol | Pin | Туре | Pad ref voltage | Description | |---------|-----|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------| | DVSS | 1 | G | | digital ground | | LOADMOD | 2 | 0 | DVDD | load modulation output provides digital signal for FeliCa and MIFARE card operating mode | | TVSS1 | 3 | G | | transmitter ground: supplies the output stage of TX1 | | TX1 | 4 | 0 | TVDD | transmitter 1: transmits modulated 13.56 MHz energy carrier | | TVDD | 5 | Р | | transmitter power supply: supplies the output stage of TX1 and TX2 | | TX2 | 6 | 0 | TVDD | transmitter 2: delivers the modulated 13.56 MHz energy carrier | | TVSS2 | 7 | G | | transmitter ground: supplies the output stage of TX2 | | AVDD | 8 | Р | | analog power supply | | VMID | 9 | Р | AVDD | internal reference voltage: This pin delivers the internal reference voltage. | | RX | 10 | I | AVDD | receiver input: Input pin for the reception signal, which is the load modulated 13.56 MHz energy carrier from the antenna circuit | | AVSS | 11 | G | | analog ground | | AUX1 | 12 | 0 | DVDD | auxiliary output 1: This pin delivers analog and digital test signals | | AUX2 | 13 | 0 | DVDD | auxiliary output 2: This pin delivers analog and digital test signals | | DVSS | 14 | G | | digital ground | PR533\_SDS All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. #### **USB NFC integrated reader solution** Table 3. PR533 pin description ... continued | Symbol | Pin | Туре | Pad ref voltage | Description | |----------|-----|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSCIN | 15 | I | AVDD | crystal oscillator input: input to the inverting amplifier of the oscillator. This pin is also the input for an externally generated clock ( $f_{clk} = 27.12$ MHz). | | OSCOUT | 16 | 0 | AVDD | crystal oscillator output: output of the inverting amplifier of the oscillator. | | 10 | 17 | I | DVDD | interface mode lines: selects the used host interface; in test mode I0 is used | | I1 | 18 | I | DVDD | as test signals. | | TESTEN | 19 | I | DVDD | test enable pin: | | | | | | when set to 1 enable the test mode. | | | | | | when set to 0 reset the TCB and disable the access to the test mode. | | P35 | 20 | I/O | DVDD | general purpose I/O signal | | P70_IRQ | 21 | I/O | PVDD | interrupt request: output to signal an interrupt event to the host (Port 7 bit 0) | | RSTOUT_N | 22 | 0 | PVDD | output reset signal; when LOW it indicates that the circuit is in reset state. | | DVSS | 23 | G | | digital ground | | DM | 24 | I/O | PVDD | USB D- data line in USB mode or TX in HSU mode; in test mode this signal is used as input and output test signal | | DP | 25 | I/O | PVDD | USB D+ data line in USB mode or RX in HSU mode; in test mode this signal is used as input and output test signal. | | PVDD | 26 | Р | | I/O pad power supply | | DELATT | 27 | 0 | PVDD | optional output for an external 1.5 k $\Omega$ resistor connection on D+. | | P30 | 28 | I/O | PVDD | general purpose I/O signal. Can be configured to act either as RX line of the second serial interface UART or general purpose I/O. | | | | | | In test mode this signal is used as input and output test signal. | | P31 | 29 | I/O | PVDD | general purpose I/O signal. Can be configured to act either as TX line of the second serial interface UART or general purpose I/O. | | | | | | In test mode this signal is used as input and output test signal. | | P32_INT0 | 30 | I/O | PVDD | general purpose I/O signal. Can also be used as an interrupt source In test mode this signal is used as input and output test signal. | | P33_INT1 | 31 | I/O | PVDD | general purpose I/O signal. Can be used to generate an HZ state on the output of the selected interface for the Host communication and to enter into power-down mode without resetting the internal state of PR533. | | | | | | In test mode this signal is used as input and output test signal. | | P50_SCL | 32 | I/O | DVDD | I <sup>2</sup> C-bus clock line - open-drain in output mode | | SDA | 33 | I/O | DVDD | I <sup>2</sup> C-bus data line - open-drain in output mode | | P34 | 34 | I/O | SVDD | general purpose I/O signal or clock signal for the SAM | | SIGOUT | 35 | 0 | SVDD | contactless communication interface output: delivers a serial data stream according to NFCIP-1 and output signal for the SAM. | | | | | | In test mode this signal is used as test signal output. | | SIGIN | 36 | I | SVDD | contactless communication interface input: accepts a digital, serial data stream according to NFCIP-1 and input signal from the SAM. | | | | | | In test mode this signal is used as test signal input. | | SVDD | 37 | Р | | output power for SAM power supply. Switched on by Firmware with an overload detection. Used as a reference voltage for SAM communication. | #### **USB NFC integrated reader solution** Table 3. PR533 pin description ... continued | Symbol | Pin | Туре | Pad ref<br>voltage | Description | |---------|-----|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSTPD_N | 38 | I | PVDD | reset and power-down: When LOW, internal current sources are switched off, the oscillator is inhibited, and the input pads are disconnected from the outside world. | | | | | | With a negative edge on this pin the internal reset phase starts. | | DVDD | 39 | Р | | digital power supply | | VBUS | 40 | Р | | USB power supply. | <sup>[1]</sup> Pin types: I= Input, O = Output, I/O = Input/Output, P = Power and G = Ground. # 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | | Min | Max | Unit | |-----------------------|----------------------------------|--------------------------------------------|-----|-------------|----------------------|------| | $V_{DDA}$ | analog supply voltage | | | -0.5 | +4 | ٧ | | $V_{DDD}$ | digital supply voltage | | | -0.5 | +4 | ٧ | | $V_{DD(TVDD)}$ | TVDD supply voltage | | | -0.5 | +4 | ٧ | | $V_{DD(PVDD)}$ | PVDD supply voltage | | | -0.5 | +4 | ٧ | | $V_{DD(SVDD)}$ | SVDD supply voltage | | | -0.5 | +4 | ٧ | | V <sub>BUS</sub> | bus supply voltage | | | -0.5 | +5.5 | ٧ | | P <sub>tot</sub> | total power dissipation | | | - | 500 | mW | | I <sub>DD(SVDD)</sub> | SVDD supply current | maximum current in V <sub>DDS</sub> switch | | - | 30 | mA | | Vi | input voltage | TX1, TX2, RX pins | | -0.5 | +4 | ٧ | | V <sub>ESD</sub> | electrostatic discharge voltage | HBM | [1] | | ±2.0 | kV | | | | MM | [2] | - | 200 | ٧ | | | | CDM | [3] | - | ±1 | kV | | T <sub>stg</sub> | storage temperature | | | <b>-</b> 55 | +150 | °C | | Tj | junction temperature | | | -40 | +125 | °C | | $V_{i(dyn)(RX)}$ | dynamic input voltage on pin RX | input signal at 13.56 MHz | | -0.7 | $V_{DD(AVDD)} + 1.0$ | ٧ | | $V_{i(dyn)(TX1)}$ | dynamic input voltage on pin TX1 | input signal at 13.56 MHz | | -1.2 | $V_{DD(TVDD)} + 1.3$ | ٧ | | $V_{i(dyn)(TX2)}$ | dynamic input voltage on pin TX2 | input signal at 13.56 MHz | | -1.2 | $V_{DD(TVDD)} + 1.3$ | ٧ | | I <sub>TX1</sub> | current on pin TX1 | output signal at 13.56 MHz | | -300 | +300 | mA | | I <sub>TX2</sub> | current on pin TX2 | output signal at 13.56 MHz | | -300 | +300 | mA | <sup>[1]</sup> $1500 \Omega$ , 100 pF; EIA/JESD22-A114-A <sup>[2] 0.75</sup> mH, 200 pF; EIA/JESD22-A115-A <sup>[3]</sup> Field induced model; EIA/JESC22-C101-C #### **USB NFC integrated reader solution** # 8. Recommended operating conditions Table 5. Operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|------| | V <sub>BUS</sub> | bus supply voltage | $V_{SSA} = V_{SSD = VSS(PVSS)} = V_{SS(TVSS)} = 0 \text{ V}$ | 4.02 | 5 | 5.25 | V | | | | supply voltage (non-USB mode); $V_{BUS} = V_{DDD}$ ; $V_{SSA} = V_{SSD} = v_{SS(PVSS)} = V_{SS(TVSS)} = 0 \text{ V}$ | 2.5 | 3.3 | 3.6 | V | | $V_{DDA}$ | analog supply voltage | $\begin{aligned} V_{DDA} &= V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)}; \\ V_{SSA} &= V_{SSD} = v_{SS(PVSS)} = V_{SS(TVSS)} = 0 \ V \end{aligned}$ | 2.5 | 3.3 | 3.6 | V | | $V_{DDD}$ | digital supply volt-<br>age | $\begin{aligned} V_{DDA} &= V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)}; \\ V_{SSA} &= V_{SSD} = v_{SS(PVSS)} = V_{SS(TVSS)} = 0 \ V \end{aligned} $ | 2.5 | 3.3 | 3.6 | V | | $V_{DD(TVDD)}$ | TVDD supply voltage | $\begin{aligned} V_{DDA} &= V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)}; \\ V_{SSA} &= V_{SSD} = v_{SS(PVSS)} = V_{SS(TVSS)} = 0 \ V \end{aligned} $ | 2.5 | 3.3 | 3.6 | V | | V <sub>DD(PVDD)</sub> | PVDD supply voltage | supply pad for host interface; $V_{DDA} = V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)};$ $V_{SSA} = V_{SSD} = v_{SS(PVSS)} = V_{SS(TVSS)} = 0 \text{ V}$ | 1.6 | 1.8 to 3.3 | 3.6 | V | | T <sub>amb</sub> | ambient tempera-<br>ture | | -30 | +25 | +85 | °C | <sup>[1]</sup> $V_{SSA}$ , $V_{DDD}$ and $V_{DD(TVDD)}$ shall always be on the same voltage level. #### 9. Thermal characteristics Table 6. Thermal characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------------------|------------------------------------------------------------------------|-----|-----|------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air with exposed pad<br>soldered on a 4 layer Jedec<br>PCB-0.5 | - | 37 | 41.1 | K/W | #### 10. Characteristics Unless otherwise specified, the limits are given for the full operating conditions. The typical value is given for 25 °C, $V_{DDD}$ = 3.4 V and $V_{DD(PVDD)}$ = 3 V in non-USB bus power mode, $V_{BUS}$ = 5 V in USB power mode. Timings are only given from characterization results. #### 10.1 Power management characteristics #### 10.1.1 Current consumption characteristics Typical value using a complementary driver configuration and an antenna matched to 40 $\Omega$ between TX1 and TX2 at 13.56 MHz. <sup>[2]</sup> Supply voltages below 3 V reduces the performance (e.g. the achievable operating distance). #### **USB NFC integrated reader solution** Table 7. Current consumption characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |-----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|--|--|--| | I <sub>pd</sub> | power-down current | $V_{DDA} = V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)} = 3 \text{ V}$ ; not powered from USB | | | | | | | | | | | hard power-down current; not powered from USB; RF level detector off | 1 - | 1.3 | 10 | μΑ | | | | | | | soft power-down current; not powered from USB; RF level detector on | <u>l</u> - | 9 | 30 | μΑ | | | | | I <sub>CCSL</sub> | suspended low-power device<br>supply current | $V_{BUS} = 5 \text{ V}; V_{DDA} = V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)} = 3 \text{ V}; V_{DDS} = 0 \text{ V}; RF level detector on (without resistor on pin DP (D+))}$ | 1 - | 120 | 250 | μА | | | | | I <sub>DDD</sub> | digital supply current | $V_{DDA} = V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)}$<br>= 3 V; RF level detector on | - | 12 | - | mA | | | | | I <sub>DDA</sub> | analog supply current | $V_{DDA} = V_{DDD} = V_{DD(TVDD)} = V_{DD(PVDD)} = 3 \text{ V}$ | | | ' | | | | | | | | RF level detector on | - | 3 | 6 | mA | | | | | | | RF level detector off | - | 1.5 | 5 | mA | | | | | I <sub>DD(PVDD)</sub> | PVDD supply current | [2 | l - | - | 30 | mA | | | | | I <sub>DD(SVDD)</sub> | SVDD supply current | sam_switch_en set to 1 | l - | - | 30 | mA | | | | | I <sub>DD(TVDD)</sub> | TVDD supply current | continuous wave; V <sub>DD(TVDD)</sub> = 3 V [4][5 | l - | 60 | 100 | mA | | | | - [1] I<sub>pd</sub> is the total currents over all supplies. - [2] $I_{DD(PVDD)}$ depends on the overall load at the digital pins. - [3] $I_{DD(SVDD)}$ depends on the overall load on $V_{DD(SVDD)}$ pad. - [4] $I_{DD(TVDD)}$ depends on $V_{DD(TVDD)}$ and the external circuitry connected to TX1 and TX2. - [5] During operation with a typical circuitry the overall current is below 100 mA. #### 10.1.2 Voltage regulator characteristics Table 8. Voltage regulator characteristics[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>BUS</sub> | bus supply voltage | USB mode; V <sub>SS</sub> = 0 V | 4.02 | 5 | 5.25 | V | | $V_{DDD}$ | digital supply voltage | after inrush current limitation (USB mode); from I <sub>VDDD</sub> = 0 mA to I <sub>VDDD</sub> = 150 mA | 2.95 | 3.3 | 3.6 | V | | I <sub>BUS</sub> | bus supply current | USB mode; measure on V <sub>BUS</sub> | - | - | 150 | mA | | I <sub>inrush(lim)</sub> | inrush current limit | at power-up (curlimofff = 0) | - | - | 100 | mA | | V <sub>th(rst)reg</sub> | regulator reset threshold voltage | regulator reset | 1.90 | 2.15 | 2.40 | V | | $V_{th(rst)reg(hys)}$ | regulator reset threshold voltage hysteresis | | 35 | 60 | 85 | mV | | | V <sub>DDD</sub> decoupling capacitor | | 8 | 10 | - | μF | <sup>[1]</sup> The internal regulator is only enabled when the USB interface is selected by I0 and I1. #### 10.2 Antenna presence self test thresholds The values in <u>Table 9</u> are guaranteed by design. Only functional is done in production for cases andet\_ithl[1:0] = 10b and for andet\_ithh[2:0] = 011b. ## **USB NFC integrated reader solution** Table 9. Antenna presence detection | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|----------------------------|-------------|-----|-----|------| | I <sub>VDDD</sub> lower current thres | shold for antenna presence | edetection | 1 | ' | | | andet_ithl[1:0] | 00b | - | 5 | - | mA | | | 01b | - | 15 | - | mA | | | 10b | - | 25 | - | mA | | | 11b | - | 35 | - | mA | | I <sub>VDDD</sub> upper current thre | shold for antenna presenc | e detection | | | | | andet_ithh[2:0] | 000b | - | 45 | - | mA | | | 001b | - | 60 | - | mA | | | 010b | - | 75 | - | mA | | | 011b | - | 90 | - | mA | | | 100b | - | 105 | - | mA | | | 101b | - | 120 | - | mA | | | 110b | - | 135 | - | mA | | | 111b | - | 150 | - | mA | #### **USB NFC integrated reader solution** ## 10.3 Typical 27.12 MHz Crystal requirements Table 10. Crystal requirements | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------|------------|--------|-------|--------|------| | f <sub>xtal</sub> | crystal frequency | | 27.107 | 27.12 | 27.133 | MHz | | ESR | equivalent series resistance | | - | - | 100 | Ω | | C <sub>L</sub> | load capacitance | | - | 10 | - | pF | | P <sub>xtal</sub> | crystal power dissipation | | 100 | - | - | μW | ## 10.4 Pin characteristics for 27.12 MHz XTAL Oscillator (OSCIN, OSCOUT) Table 11. Pin characteristics for 27.12 MHz XTAL Oscillator (OSCIN, OSCOUT) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------------------|---------------------------------------------------------------------------------------|----------------------|-------|----------------------|--------| | ILI | input leakage current | RSTPD_N = 0 V | -1 | - | +1 | mA | | $V_{IH}$ | HIGH-level input voltage | | $0.7 \times V_{DDA}$ | - | $V_{DDA}$ | V | | $V_{IL}$ | LOW-level input voltage | | 0 | - | $0.3 \times V_{DDA}$ | V | | V <sub>OH</sub> | HIGH-level output voltage | | - | 1.1 | - | V | | V <sub>OL</sub> | LOW-level output voltage | | - | 0.2 | - | V | | f <sub>clk</sub> | clock frequency | | -0.05 % | 27.12 | +0.05 % | MHz | | δ | duty cycle | | 40 | 50 | 60 | % | | φ <sub>n(th)</sub> | phase noise threshold | [1] | - | - | -140 | dBc/Hz | | $f_{\phi n(th)}$ | phase noise threshold frequency | $\phi_{n(th)} = -140 dBc/Hz;$ [1]<br>-20dB/decade slope | - | - | 50 | kHz | | OSCIN | | | | | | | | Vi | input voltage | DC | - | 0.65 | - | V | | C <sub>i</sub> | input capacitance | $V_{DDA} = 2.8 \text{ V}; V_i (DC) = 0.65 \text{ V};$<br>$V_i (AC) = 1 \text{ V p-p}$ | - | 2 | - | pF | | OSCOUT | | | • | | | • | | Ci | input capacitance | | - | 2 | - | pF | <sup>[1]</sup> $\phi_{n(th)}$ and $f_{\phi n(th)}$ define the mask for maximum acceptable phase noise of the clock signal at the OSCIN, OSCOUT inputs. See Figure 3 "27.12 MHz input clock phase noise spectrum mask". #### **USB NFC integrated reader solution** #### 10.5 RSTPD\_N input pin characteristics Table 12. RSTPD\_N input pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------------|----------------------|----------------------------|-----|----------------|------| | V <sub>IH</sub> | HIGH-level input volt-<br>age | | V <sub>DD(PVDD)</sub> -0.4 | - | $V_{DD(PVDD)}$ | V | | V <sub>IL</sub> | LOW-level input volt-<br>age | | 0 | - | 0.4 | V | | I <sub>IH</sub> | HIGH-level input cur-<br>rent | $V_I = V_{DD(PVDD)}$ | -1 | - | 1 | μА | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ | <b>-1</b> | - | 1 | μΑ | | C <sub>i</sub> | input capacitance | | - | 2.5 | - | рF | # 10.6 Input pin characteristics for I0, I1 and TESTEN Table 13. Input pin characteristics for I0, I1 and TESTEN | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------------|----------------------------|----------------------|-----|----------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | [1] | $0.7 \times V_{DDD}$ | - | $V_{DDD}$ | ٧ | | V <sub>IL</sub> | LOW-level input voltage | [2] | 0 | | $0.3 \times V_{DDD}$ | ٧ | | I <sub>IH</sub> | HIGH-level input current | I0 and I1; $V_1 = V_{DDD}$ | <b>-1</b> | - | 1 | μА | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ | -1 | - | 1 | μΑ | | C <sub>i</sub> | input capacitance | | - | 2.5 | - | pF | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DDD}-0.4\ V.$ <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is $0.4\ V$ . <sup>[3]</sup> TESTEN should never be set to high level in the application. It is used for production test purpose only. It is recommended to connect TESTEN to ground although there is a pull-down included. #### **USB NFC integrated reader solution** # 10.7 RSTOUT\_N output pin characteristics Table 14. RSTOUT\_N output pin characteristics | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|---------------------------|------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|---------------------------|------| | V <sub>OH</sub> | HIGH-level output | $V_{DD(PVDD)} = 3 \text{ V; } I_{OH} = -4 \text{ mA}$ | | $0.7 \times V_{DD(PVDD)}$ | - | V <sub>DD(PVDD)</sub> | ٧ | | | voltage | $V_{DD(PVDD)} = 1.8 \text{ V}; I_{OH} = -2 \text{ mA}$ | [1] | $0.7 \times V_{DD(PVDD)}$ | - | V <sub>DD(PVDD)</sub> | ٧ | | V <sub>OL</sub> | LOW-level output | $V_{DD(PVDD)} = 3 \text{ V}; I_{OL} = 4 \text{ mA}$ | | 0 | - | $0.3 \times V_{DD(PVDD)}$ | V | | | voltage | $V_{DD(PVDD)} = 1.8 \text{ V}; I_{OL} = 2 \text{ mA}$ | [1] | 0 | - | $0.3 \times V_{DD(PVDD)}$ | V | | I <sub>OH</sub> | HIGH-level output current | $V_{DD(PVDD)} = 3 \text{ V}; V_{OH} = 0.8 \times V_{DD(PVDD)}$ | [2] | -4 | - | - | mA | | | | $V_{DD(PVDD)} = 1.8 \text{ V}; V_{OH} = 0.7 \times V_{DD(PVDD)}$ | | -2 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{DD(PVDD)} = 3 \text{ V}; V_{OL} = 0.2 \times V_{DD(PVDD)}$ | [2] | 4 | - | - | mA | | | | $V_{DD(PVDD)} = 1.8 \text{ V}; V_{OL} = 0.3 \times V_{DD(PVDD)}$ | | 2 | - | - | mA | | CL | load capacitance | | | | - | 30 | pF | | t <sub>r</sub> | rise time | $V_{DD(PVDD)} = 3 \text{ V};$<br>$V_{OH} = 0.8 \times V_{DD(PVDD)}; C_L = 30 \text{ pF}$ | | - | - | 13.5 | ns | | | | $V_{DDP} = 1.8 \text{ V};$<br>$V_{OH} = 0.7 \times V_{DD(PVDD)}; C_L = 30 \text{ pF}$ | | - | - | 10.8 | ns | | t <sub>f</sub> | fall time | $\begin{split} &V_{DD(PVDD)} = 3 \ V; \\ &V_{OL} = 0.2 \times V_{DD(PVDD)}; \ C_L = 30 \ pF \end{split}$ | | - | - | 13.5 | ns | | | | $\begin{split} &V_{DD(PVDD)} = 1.8 \ V; \\ &V_{OL} = 0.3 \times V_{DD(PVDD)}; \ C_L = 30 \ pF \end{split}$ | | - | - | 10.8 | ns | <sup>[1]</sup> Data at $V_{DD(PVDD)} = 1.8V$ are only given from characterization results. <sup>[2]</sup> I<sub>OH</sub> and I<sub>OL</sub> give the output drive capability from which the rise and fall times may be calculated as a function of the load capacitance. #### **USB NFC integrated reader solution** # 10.8 Input/output characteristics for pin P70\_IRQ Table 15. Input/output pin characteristics for pin P70\_IRQ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|---------------------------|------| | V <sub>IH</sub> | HIGH-level input volt-<br>age | | [1] | $0.7 \times V_{DD(PVDD)}$ | - | V <sub>DD(PVDD)</sub> | V | | V <sub>IL</sub> | LOW-level input voltage | | [2] | 0 | - | $0.3 \times V_{DD(PVDD)}$ | V | | V <sub>OH</sub> | HIGH-level output voltage | push-pull mode;<br>$V_{DD(PVDD)} = 3 \text{ V; } I_{OH} = -4 \text{ mA}$ | | $0.7 \times V_{DD(PVDD)}$ | - | V <sub>DD(PVDD)</sub> | V | | | | push-pull mode;<br>V <sub>DD(PVDD)</sub> = 1.8 V; I <sub>OH</sub> = -2 mA | [3] | $0.7 \times V_{DD(PVDD)}$ | - | $V_{DD(PVDD)}$ | V | | V <sub>OL</sub> | LOW-level output voltage | push-pull mode;<br>$V_{DD(PVDD)} = 3 \text{ V}; I_{OL} = 4 \text{ mA}$ | | 0 | - | $0.3 \times V_{DD(PVDD)}$ | V | | | | push-pull mode;<br>$V_{DD(PVDD)} = 1.8 \text{ V}; I_{OL} = 2 \text{ mA}$ | [3] | 0 | - | $0.3 \times V_{DD(PVDD)}$ | V | | I <sub>IH</sub> | HIGH-level input current | input mode; $V_I = V_{DDD}$ | | -1 | - | 1 | μΑ | | I <sub>IL</sub> | LOW-level input current | input mode; V <sub>I</sub> = 0 V | | -1 | - | 1 | μΑ | | I <sub>OH</sub> | HIGH-level output cur-<br>rent | $V_{DD(PVDD)} = 3 \text{ V};$<br>$V_{OH} = 0.8 \times V_{DD(PVDD)}$ | [5] | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output cur-<br>rent | $V_{DD(PVDD)} = 3 \text{ V};$<br>$V_{OL} = 0.2 \times V_{DD(PVDD)}$ | [5] | 4 | - | - | mA | | ILI | input leakage current | RSTPD_N = 0.4 V | | -1 | - | 1 | μΑ | | Ci | input capacitance | | | - | 2.5 | | рF | | C <sub>L</sub> | load capacitance | | | - | - | 30 | рF | | t <sub>r</sub> | rise time | $\begin{split} &V_{DD(PVDD)} = 3 \text{ V;} \\ &V_{OH} = 0.8 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{split}$ | | - | - | 13.5 | ns | | | | $\begin{aligned} &V_{DD(PVDD)} = 1.8 \text{ V;} \\ &V_{OH} = 0.7 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{aligned}$ | | - | - | 10.8 | ns | | t <sub>f</sub> | fall time | $\begin{aligned} &V_{DD(PVDD)} = 3 \text{ V;} \\ &V_{OL} = 0.2 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{aligned}$ | | - | - | 13.5 | ns | | | | $\begin{aligned} &V_{DD(PVDD)} = 1.8 \text{ V;} \\ &V_{OL} = 0.3 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{aligned}$ | | - | - | 10.8 | ns | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DD(PVDD)} - 0.4 \text{ V}$ . <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V. <sup>[3]</sup> Data at $V_{DD(PVDD)} = 1.8 \text{ V}$ are only given from characterization results. <sup>[4]</sup> The I<sub>OH</sub> and I<sub>OL</sub> give the output driving capability and allow to calculate directly the rise and fall time as function of the load capacitance. #### **USB NFC integrated reader solution** # 10.9 Input/output pin characteristics for P30 / UART\_RX, P31 / UART\_TX, P32\_INT0, P33\_INT1 Table 16. Input/output pin characteristics for P30 / UART\_RX, P31 / UART\_TX, P32 INT0, P33 INT1 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|-----|---------------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | | [1] | $0.7 \times V_{DD(PVDD)}$ | - | $V_{DD(PVDD)}$ | ٧ | | V <sub>IL</sub> | LOW-level input voltage | | [2] | 0 | - | $0.3 \times V_{DD(PVDD)}$ | ٧ | | V <sub>OH</sub> | HIGH-level output voltage | $\begin{array}{l} \text{push-pull mode;} \\ \text{V}_{\text{DD(PVDD)}} = 3 \text{ V;} \\ \text{I}_{\text{OH}} = -4 \text{ mA} \end{array}$ | | V <sub>DD(PVDD)</sub> –0.4 | - | $V_{DD(PVDD)}$ | V | | | | $V_{DD(PVDD)} = 1.8 \text{ V};$<br>$I_{OH} = -2 \text{ mA}$ | [3] | V <sub>DD(PVDD)</sub> -0.4 | - | V <sub>DD(PVDD)</sub> | V | | V <sub>OL</sub> | LOW-level output volt-<br>age | $\begin{array}{l} \text{push-pull mode;} \\ \text{V}_{\text{DD}(\text{PVDD})} = 3 \text{ V;} \\ \text{I}_{\text{OL}} = 4 \text{ mA} \end{array}$ | | 0 | - | 0.4 | V | | | | $V_{DD(PVDD)} = 1.8 \text{ V};$<br>$I_{OL} = 2 \text{ mA}$ | [3] | 0 | - | 0.4 | V | | I <sub>IH</sub> | HIGH-level input current | input mode;<br>V <sub>I</sub> = V <sub>DD(PVDD)</sub> | | <b>-1</b> | - | 1 | μА | | I <sub>IL</sub> | LOW-level input current | input mode; V <sub>I</sub> = 0 V | | -1 | - | 1 | μΑ | | I <sub>OH</sub> | HIGH-level output cur-<br>rent | $V_{DD(PVDD)} = 3 \text{ V};$<br>$V_{OH} = 0.8 \times V_{DD(PVDD)}$ | [4] | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{DD(PVDD)} = 3 \text{ V};$<br>$V_{OL} = 0.2 \times V_{DD(PVDD)}$ | [4] | 4 | - | - | mA | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | | <b>–1</b> | - | 1 | μΑ | | Ci | input capacitance | | | - | 2.5 | - | pF | | C <sub>L</sub> | load capacitance | | | - | - | 30 | pF | | t <sub>r</sub> | rise time | $\begin{split} &V_{DD(PVDD)} = 3 \ V; \\ &V_{OH} = 0.8 \times V_{DD(PVDD)}; \\ &C_L = 30 \ pF \end{split}$ | | - | - | 13.5 | ns | | | | $\begin{aligned} &V_{DD(PVDD)} = 1.8 \text{ V;} \\ &V_{OH} = 0.7 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{aligned}$ | | - | - | 10.8 | ns | | t <sub>f</sub> | fall time | $\begin{split} &V_{DD(PVDD)} = 3 \ V; \\ &V_{OL} = 0.2 \times V_{DD(PVDD)}; \\ &C_{L} = 30 \ pF \end{split}$ | | - | - | 13.5 | ns | | | | $\begin{aligned} &V_{DD(PVDD)} = 1.8 \text{ V;} \\ &V_{OL} = 0.3 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{aligned}$ | | - | - | 10.8 | ns | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DD(PVDD)}-0.4\ V.$ <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V <sup>[3]</sup> Data at $V_{DD(PVDD)} = 1.8 \text{ V}$ are only given from characterization results. <sup>[4]</sup> The $I_{OH}$ and $I_{OL}$ give the output driving capability and allow to calculate directly the rise and fall time as function of the load capacitance. #### **USB NFC integrated reader solution** # 10.10 Input/output pin characteristics for P35 Table 17. Input/output pin characteristics for P35 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|----------------------|-----|----------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | | [1] | $0.7 \times V_{DDD}$ | - | $V_{DDD}$ | V | | V <sub>IL</sub> | LOW-level input voltage | | [2] | 0 | - | $0.3 \times V_{DDD}$ | V | | V <sub>OH</sub> | HIGH-level output volt-<br>age | $V_{DDD} = 3 \text{ V}; I_{OH} = -4 \text{ mA}$ | | $V_{DDD} - 0.4$ | - | $V_{DDD}$ | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DDD} = 3 \text{ V}; I_{OL} = 4 \text{ mA}$ | | 0 | - | 0.4 | V | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DDD}$ | | -1 | - | 1 | μΑ | | I <sub>IL</sub> | LOW-level input current | $V_1 = 0 V$ | | -1 | - | 1 | μΑ | | I <sub>OH</sub> | HIGH-level output current | $V_{DDD} = 3 V;$<br>$V_{OH} = 0.8 \times V_{DD(PVDD)}$ | [3] | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{DDD} = 3 V;$<br>$V_{OL} = 0.2 \times V_{DD(PVDD)}$ | [3] | 4 | - | - | mA | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | | -1 | - | 1 | μΑ | | Ci | input capacitance | | | - | 2.5 | - | pF | | C <sub>L</sub> | load capacitance | | | - | - | 30 | pF | | t <sub>r</sub> | rise time | $V_{DDD}$ = 3 V; $V_{OH}$ = 0.8 × $V_{DDD}$ ; $C_L$ = 30 pF | | - | - | 13.5 | ns | | | | $\begin{aligned} V_{DDD} &= 1.8 \text{ V; } V_{OH} = 0.7 \times V_{DDD}; \\ C_L &= 30 \text{ pF} \end{aligned}$ | | - | - | 10.8 | ns | | t <sub>f</sub> | fall time | $V_{DDD} = 3 \text{ V}; V_{OL} = 0.2 \times V_{DDD};$<br>$C_L = 30 \text{ pF}$ | | - | - | 13.5 | ns | | | | $V_{DDD}$ = 1.8 V; $V_{OL}$ = 0.3 × $V_{DDD}$ ; $C_L$ = 30 pF | | - | - | 10.8 | ns | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DDD}-0.4\ V.$ <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V. <sup>[3]</sup> The I<sub>OH</sub> and I<sub>OL</sub> give the output driving capability and allow to calculate directly the rise and fall time as function of the load capacitance. #### **USB NFC integrated reader solution** # 10.11 Input/output pin characteristics for DP and DM Table 18. Input/output pin characteristics for DP and DM for USB interface | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|-----|-----------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | $V_{DD(PVDD)} = 3.3 \text{ V}$ | 2 | - | 3.6 | ٧ | | V <sub>IL</sub> | LOW-level input voltage | [1] | 0 | - | 0.8 | ٧ | | V <sub>OH</sub> | HIGH-level output voltage | $V_{DD(PVDD)} = 3.3 \text{ V};$ $R_{PD} = 1.5 \Omega \text{ to V}_{SS}$ | 2.8 | - | V <sub>DD(PVDD)</sub> | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DD(PVDD)} = 3.3 \text{ V};$ $R_{PD} = 1.5 \Omega \text{ to } V_{DD(PVDD)}$ | 0 | - | 0.3 | V | | I <sub>OH</sub> | HIGH-level output current | $\begin{aligned} V_{DD(PVDD)} &= 3.3 \text{ V;} \\ V_{OH} &= 0.8 \times V_{DD(PVDD)} \end{aligned} \tag{2}$ | -4 | - | - | mA | | | | $V_{DD(PVDD)} = 1.8 \text{ V};$<br>$V_{OH} = 0.7 \times V_{DD(PVDD)}$ | -2 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $\begin{aligned} V_{DD(PVDD)} &= 3.3 \text{ V;} \\ V_{OL} &= 0.2 \times V_{DD(PVDD)} \end{aligned}$ | 4 | - | - | mA | | | | $\begin{aligned} V_{DD(PVDD)} &= 1.8 \text{ V}; \\ V_{OL} &= 0.3 \times V_{DD(PVDD)} \end{aligned}$ | 2 | - | - | mA | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(PVDD)}$ | - | - | 1 | μΑ | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ | - | - | 1 | μΑ | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0 V | -1 | - | +1 | μΑ | | Ci | input capacitance | | - | 2.5 | 3.5 | pF | | Z <sub>INP</sub> | input impedance exclusive of pull-up/pull-down (for low-/full speed) | | 300 | - | - | kΩ | | $Z_{DRV}$ | driver output impedance for driver which is not high-speed capable | | 28 | - | 44 | Ω | | t <sub>FDRATE</sub> | full-speed data rate for devices which are not high-speed capable | | 11.97 | - | 12.03 | Mb/s | | t <sub>DJ1</sub> | source jitter total (including frequency tolerance) to next transition | | -3.5 | - | +3.5 | ns | | t <sub>DJ2</sub> | source jitter total (including frequency tolerance) for paired transitions | | -4 | - | +4 | ns | | t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | | -2 | - | +5 | ns | | t <sub>JR1</sub> | receiver jitter to next transition | | -18.5 | - | +18.5 | ns | | t <sub>JR2</sub> | receiver jitter for paired transitions | | -9 | - | +9 | ns | | t <sub>FEOPT</sub> | source SE0 interval of EOP | | 160 | - | 175 | ns | | t <sub>FEOPR</sub> | receiver SE0 interval of EOP | | 82 | - | - | ns | | t <sub>FST</sub> | width of SE0 interval during differential transition | | - | - | 14 | ns | | | | | | | | | <sup>[1]</sup> The value does not guarantee the power-down consumptions. To reach the specified power-down consumptions, the limit is 0.4 V. <sup>[2]</sup> The I<sub>OH</sub> and I<sub>OL</sub> give the output driving capability and allow to calculate directly the rise and fall time as function of the load capacitance. #### **USB NFC integrated reader solution** Table 19. USB DP/DM differential receiver input levels | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------------|------------|-----|-----|-----|------| | V <sub>DI</sub> | differential input sen-<br>sitivity voltage | - | 0.2 | - | - | V | | V <sub>CM</sub> | differential common mode voltage range | - | 0.8 | - | 2.5 | V | Table 20. USB DP/DM driver characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-------|------| | t <sub>r</sub> | rise time | C <sub>L</sub> = 50 pF;<br>10 % to 90 %<br>of (V <sub>OH</sub> - V <sub>OL</sub> ) | 4 | - | 20 | ns | | t <sub>f</sub> | fall time | C <sub>L</sub> = 50 pF;<br>10 % to 90 %<br>of (V <sub>OH</sub> - V <sub>OL</sub> ) | 4 | - | 20 | ns | | t <sub>FRFM</sub> | differential rise and fall time matching | (t <sub>FR</sub> /t <sub>FF</sub> ); excluding<br>the first transition<br>from Idle state | 90 | - | 111.1 | % | | V <sub>CRS</sub> | output signal cross-<br>over voltage | excluding the first transition from Idle state | 1.3 | - | 2.0 | V | #### **USB NFC integrated reader solution** Table 21. Input Pin characteristics for DP for HSU interface | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------------|----------------------|---------------------------|-----|---------------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | [1] | $0.7 \times V_{DD(PVDD)}$ | - | $V_{DD(PVDD)}$ | V | | $V_{IL}$ | LOW-level input voltage | [2] | 0 | - | $0.3 \times V_{DD(PVDD)}$ | V | | I <sub>IH</sub> | HIGH-level input current | $V_i = V_{DD(PVDD)}$ | - | - | 1 | mA | | I <sub>IL</sub> | LOW-level input current | $V_i = 0 V$ | - | - | 1 | mA | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0 V | -1 | | 1 | mA | | Ci | input capacitance | | - | 2.5 | 3.5 | pF | <sup>[1]</sup> The value does not guarantee the power-down consumptions. To reach the specified power-down consumptions, the limit is $V_{DD(PVDD)} - 0.4 \text{ V}$ . Table 22. Output Pin characteristics for DM for HSU interface | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------|------| | V <sub>OH</sub> | HIGH-level output | $V_{DD(PVDD)} = 3 \text{ V}; I_{OH} = -4 \text{ mA}$ | $V_{DD(PVDD)} - 0.4$ | - | $V_{DD(PVDD)}$ | V | | | voltage | $V_{DD(PVDD)} = 1.8 \text{ V}; I_{OH} = -2 \text{ mA}$ | $V_{DD(PVDD)} - 0.4$ | - | $V_{DD(PVDD)}$ | V | | V <sub>OL</sub> | LOW-level output volt- | $V_{DD(PVDD)} = 3 \text{ V}; I_{OL} = -4 \text{ mA}$ | 0 | - | 0.4 | V | | | age | $V_{DD(PVDD)} = 1.8 \text{ V}; I_{OL} = -2 \text{ mA}$ | 0 | - | 0.4 | V | | ( | HIGH-level output current | $V_{DD(PVDD)} = 3 \text{ V};$ [1] $V_{OH} = 0.8 \times V_{DD(PVDD)}$ | -4 | - | - | mA | | | | $V_{DD(PVDD)} = 1.8 \text{ V};$<br>$V_{OH} = 0.7 \times V_{DD(PVDD)}$ | -2 | - | - | mA | | l <sub>OL</sub> | LOW-level output cur-<br>rent | $V_{DD(PVDD)} = 3.3 \text{ V};$<br>$V_{OL} = 0.2 \times V_{DD(PVDD)}$ | 4 | - | - | mA | | | | $\begin{aligned} V_{DD(PVDD)} &= 1.8 \text{ V}; \\ V_{OL} &= 0.3 \times V_{DD(PVDD)} \end{aligned}$ | 2 | - | - | mA | | LI | input leakage current | RSTPD_N = 0 V | <b>-1</b> | - | 1 | mA | | CL | load capacitance | | - | - | 30 | pF | | r | rise time | $\begin{split} &V_{DDP} = 3 \ V; \\ &V_{OH} = 0.8 \times V_{DD(PVDD)}; \\ &C_L = 30 \ pF \end{split}$ | - | - | 13.5 | ns | | | | $\begin{split} &V_{DD(PVDD)} = 1.8 \text{ V;} \\ &V_{OH} = 0.7 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{split}$ | - | - | 10.8 | ns | | t <sub>f</sub> | fall time | $\begin{split} &V_{DD(PVDD)} = 3 \text{ V}; \\ &V_{OL} = 0.2 \times V_{DD(PVDD)}; \\ &C_L = 30 \text{ pF} \end{split}$ | - | - | 13.5 | ns | | | | $\begin{split} V_{DDP} &= 1.8 \text{ V;} \\ V_{OL} &= 0.3 \times V_{DD(PVDD)}; \\ C_L &= 30 \text{ pF} \end{split}$ | - | - | 10.8 | ns | <sup>[1]</sup> The I<sub>OH</sub> and I<sub>OL</sub> give the output driving capability and allow to calculate directly the rise and fall time as function of the load capacitance <sup>[2]</sup> The value does not guarantee the power-down consumptions. To reach the specified power-down consumptions, the limit is 0.4 V. #### **USB NFC integrated reader solution** #### 10.12 Input pin characteristics for SCL Table 23. Input/output drain output pin characteristics for SCL I<sup>2</sup>C interface | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------|----------------------------------------------|---------------------------|-----|----------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | [1] | $0.7 \times V_{DD(PVDD)}$ | - | $V_{DDD}$ | V | | $V_{IL}$ | LOW-level input voltage | [2] | 0 | - | $0.3 \times V_{DDD}$ | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DDD} = 3 V;$<br>$I_{OL} = -4 \text{ mA}$ | 0 | - | 0.3 | V | | I <sub>IH</sub> | HIGH-level input current | $V_{I} = V_{DDD}$ | -1 | - | 1 | μΑ | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ | -1 | - | 1 | μΑ | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | -1 | - | 1 | μΑ | | Ci | input capacitance | | - | 2.5 | | pF | | C <sub>L</sub> | load capacitance | | - | - | 30 | pF | | t <sub>r</sub> | rise time of both SDA and SCL signals | [3] | 20 | - | 300 | ns | | t <sub>f</sub> | fall time of both SDA and SCL signals | [3] | 20 | - | 300 | ns | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DDD} - 0.4 \text{ V}$ . #### 10.13 Input/output pin characteristics for SDA Table 24. Input/output drain output pin characteristics for SDA I<sup>2</sup>C interface | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------|---------------------------------------------------|---------------------------|-----|----------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | [1] | $0.7 \times V_{DD(PVDD)}$ | - | $V_{DDD}$ | V | | $V_{IL}$ | LOW-level input voltage | [2] | 0 | - | $0.3 \times V_{DDD}$ | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DDD} = 3 \text{ V};$ $I_{OL} = -4 \text{ mA}$ | 0 | - | 0.3 | V | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DDD}$ | -1 | - | 1 | μА | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ | -1 | - | 1 | μА | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | -1 | - | 1 | μА | | C <sub>i</sub> | input capacitance | | - | 2.5 | | pF | | $C_L$ | load capacitance | | - | - | 30 | pF | | t <sub>r</sub> | rise time of both SDA and SCL signals | [3] | 20 | - | 300 | ns | | t <sub>f</sub> | fall time of both SDA and SCL signals | [3] | 20 | - | 300 | ns | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DDD} - 0.4 V$ . <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V. <sup>[3]</sup> The PR533 has a slope control according to the I<sup>2</sup>C-bus specification for the Fast mode. The slope control is always present and not dependent of the I<sup>2</sup>C-bus speed. <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V. <sup>[3]</sup> The PR533 has a slope control according to the I<sup>2</sup>C-bus specification for the Fast mode. The slope control is always present and not dependent of the I<sup>2</sup>C-bus speed. #### **USB NFC integrated reader solution** # 10.14 Output pin characteristics for DELATT Table 25. Output pin characteristics for DELATT | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------------|---------------------------|-----|---------------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | [1] | $0.7 \times V_{DD(SVDD)}$ | - | $V_{DD(SVDD)}$ | ٧ | | $V_{IL}$ | LOW-level input voltage | | 0 | - | $0.3 \times V_{DD(PVDD)}$ | ٧ | | I <sub>IH</sub> | HIGH-level input current | input mode; $V_I = V_{DD(SVDD)}$ | -1 | - | 1 | μΑ | | I <sub>IL</sub> | LOW-level input current | input mode; V <sub>I</sub> = 0 V | -1 | - | 1 | μΑ | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | -1 | - | 1 | μΑ | | C <sub>i</sub> | input capacitance | | - | 2.5 | - | pF | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DD(PVDD)} - 0.4 \text{ V}$ . ## 10.15 Input pin characteristics for SIGIN Table 26. Input/output pin characteristics for SIGIN | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------------|------------------------|---------------------------|-----|---------------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | [1] | $0.7 \times V_{DD(SVDD)}$ | - | $V_{DD(SVDD)}$ | ٧ | | $V_{IL}$ | LOW-level input voltage | [2] | 0 | - | $0.3 \times V_{DD(SVDD)}$ | ٧ | | I <sub>IH</sub> | HIGH-level input current | $V_{I} = V_{DD(SVDD)}$ | -1 | - | +1 | μΑ | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ | -1 | - | +1 | μΑ | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | -1 | - | +1 | μΑ | | C <sub>i</sub> | input capacitance | | - | 2.5 | - | pF | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{DD(SVDD)} - 0.4 \text{ V}$ . #### 10.16 Output pin characteristics for SIGOUT Table 27. Output pin characteristics for SIGOUT | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------------------------------------------------------------------------|----------------------|-----|-----------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | $V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}$<br>$I_{OH} = -4 \text{ mA}$ | $V_{DD(SVDD)} - 0.4$ | - | V <sub>DD(SVDD)</sub> | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}$<br>$I_{OL} = +4 \text{ mA}$ | 0 | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}$<br>$I_{OH} = -4 \text{ mA}$ | -0.4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}$<br>$I_{OL} = +4 \text{ mA}$ | 4 | - | - | mA | | I <sub>LI</sub> | input leakage current | RSTPD_N = 0.4 V | -1 | - | +1 | μА | | C <sub>i</sub> | input capacitance | | - | 2.5 | | pF | | C <sub>L</sub> | load capacitance | | - | - | 30 | pF | | t <sub>r</sub> | rise time | $V_{DD(SVDD)} = 3 \text{ V};$<br>$V_{OH} = 0.8 \times V_{DD(SVDD)}; C_{out} = 30 \text{ pF}$ | - | - | 9 | ns | | t <sub>f</sub> | fall time | $V_{DD(SVDD)} = 3 \text{ V};$<br>$V_{OL} = 0.2 \times V_{DD(SVDD)}; C_{out} = 30 \text{ pF}$ | - | - | 9 | ns | <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V. #### **USB NFC integrated reader solution** # 10.17 Input/output pin characteristics for P34 Table 28. Input/output pin characteristics for P34 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|------|---------------------------|------| | $V_{IH}$ | HIGH-level input voltage | | [1] | $0.7 \times V_{DD(SVDD)}$ | - | V <sub>DD(SVDD)</sub> | V | | $V_{IL}$ | LOW-level input voltage | | [2] | 0 | - | $0.3 \times V_{DD(SVDD)}$ | ٧ | | V <sub>OH</sub> | HIGH-level output voltage | $\begin{aligned} &\text{push-pull;}\\ &V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}\\ &I_{OH} = -4 \text{ mA} \end{aligned}$ | | $V_{DD(SVDD)} - 0.4$ | - | V <sub>DD(SVDD)</sub> | V | | V <sub>OL</sub> | LOW-level output voltage | $\begin{aligned} & \text{push-pull;} \\ & \text{V}_{\text{DDD}} - 0.1 < \text{V}_{\text{DD}(\text{SVDD})} < \text{V}_{\text{DDD}} \\ & \text{I}_{\text{OH}} = +4 \text{ mA} \end{aligned}$ | | 0 | - | 0.4 | V | | I <sub>IH</sub> | HIGH-level input current | input mode; $V_I = V_{DD(SVDD)}$ | | -1 | - | +1 | μΑ | | I <sub>IL</sub> | LOW-level input current | input mode; V <sub>I</sub> = 0 V | | -1 | - | +1 | μΑ | | V <sub>OH</sub> | HIGH-level output voltage | $V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}$<br>$I_{OH} = -4 \text{ mA}$ | | -0.4 | - | - | V | | V <sub>OL</sub> | LOW-level output volt-<br>age | $V_{DDD} - 0.1 < V_{DD(SVDD)} < V_{DDD}$<br>$I_{OL} = +4 \text{ mA}$ | | 4 | - | - | V | | ILI | input leakage current | RSTPD_N = 0.4 V | | -1 | - | +1 | μА | | Ci | input capacitance | | | - | 2.5 | | pF | | C <sub>L</sub> | load capacitance | | | - | | 30 | pF | | t <sub>r</sub> | rise time | $\begin{split} V_{DDD} &= 0.1 < V_{DDD} \\ V_{OH} &= 0.8 \times V_{DD(SVDD)}; \\ C_{out} &= 30 \text{ pF} \end{split}$ | [3] | - | 13.5 | - | ns | | t <sub>f</sub> | fall time | $\begin{aligned} &V_{DDD} = 0.1 < V_{DDD} \\ &V_{OL} = 0.2 \times V_{DD(SVDD)}; \\ &C_{out} = 30 \text{ pF} \end{aligned}$ | [3] | - | 13.5 | - | ns | <sup>[1]</sup> To minimize power consumption when in soft power-down mode, the limit is $V_{\text{DD}(\text{SVDD})} - 0.4 \text{ V}$ . #### 10.18 Output pin characteristics for LOADMOD Table 29. Output pin characteristics for LOADMOD | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----------|------| | V <sub>OH</sub> | HIGH-level output voltage | $V_{DDD} = 3 V;$<br>$I_{OH} = -4 \text{ mA}$ | V <sub>DDD</sub> – 0.4 | - | $V_{DDD}$ | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DDD} = 3 V;$<br>$I_{OL} = 4 \text{ mA}$ | 0 | - | 0.4 | V | | C <sub>L</sub> | load capacitance | | - | - | 10 | pF | | t <sub>r</sub> | rise time | $\begin{aligned} V_{DDD} &= 3 \text{ V;} \\ V_{OH} &= 0.8 \times V_{DDD}; \\ C_{out} &= 10 \text{ pF} \end{aligned}$ | - | - | 4.5 | ns | | t <sub>f</sub> | fall time | $\begin{aligned} V_{DDD} &= 3 \text{ V;} \\ V_{OL} &\times = 0.2 \times V_{DDD}; \\ C_{out} &= 10 \text{ pF} \end{aligned}$ | - | - | 4.5 | ns | <sup>[2]</sup> To minimize power consumption when in soft power-down mode, the limit is 0.4 V. <sup>[3]</sup> IOH and IOL specify the output drive capability from which the rise and fall times may be calculated as a function of the load capacitance. #### **USB NFC integrated reader solution** # 10.19 Input pin characteristics for RX Table 30. Input pin characteristics for RX | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | input voltage | dynamic; signal<br>frequency at<br>13.56 MHz | -0.7 | | V <sub>DDA</sub> +1 | V | | input capacitance | | 6 | 10 | 14 | pF | | series resistance | RX input;<br>$V_{DDA} = 3 \text{ V}$ ;<br>receiver active;<br>$V_{RX(p-p)} = 1 \text{ V}$ ;<br>1.5 V DC offset | 315 | 350 | 385 | Ω | | | input voltage input capacitance | input voltage dynamic; signal frequency at 13.56 MHz input capacitance series resistance RX input; V <sub>DDA</sub> = 3 V; receiver active; V <sub>RX(p-p)</sub> = 1 V; | input voltage dynamic; signal frequency at 13.56 MHz input capacitance series resistance RX input; $V_{DDA} = 3 \text{ V}$ ; receiver active; $V_{RX(p-p)} = 1 \text{ V}$ ; | input voltage dynamic; signal frequency at 13.56 MHz $-0.7$ input capacitance $RX$ input; $V_{DDA} = 3 V$ ; receiver active; $V_{RX(p-p)} = 1 V$ ; | input voltage dynamic; signal frequency at 13.56 MHz input capacitance 6 10 14 series resistance RX input; VDDA = 3 V; receiver active; VRX(p-p) = 1 V; | #### **USB NFC integrated reader solution** Table 30. Input pin characteristics for RX ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------|--------------------------------------------------------------------------------|-----------|-----|-----|------| | V <sub>RX(p-p)</sub> | peak-to-peak receiver voltage | Miller coded;<br>106 kbit/s | - | 150 | 500 | mV | | | | Manchester<br>coded; 212 kbit/s<br>and 424 kbit/s | - | 100 | 200 | mV | | Maximum ( | dynamic input voltage | | | | | | | $V_{RX(p-p)}$ | peak-to-peak receiver voltage | Miller coded;<br>106 kbit/s | $V_{DDA}$ | - | - | V | | | | Manchester<br>coded;<br>212 and 424 kbit/s | $V_{DDA}$ | - | - | V | | Minimum n | nodulation voltage | ' | | | | | | $V_{mod}$ | modulation voltage | RxGain = 6 and 7 | [1] - | - | 6 | mV | | | | RxGain = 4 and 5 | 11 - | - | 18 | mV | | | | RxGain = 0 to 3 | [1] - | - | 120 | mV | | Minimum n | nodulation index | | · | | | · | | m | modulation index | Miller coded;<br>106 kbit/s<br>V <sub>RX(p-p)</sub> = 1.5 V;<br>SensMiller = 3 | - | 33 | - | % | <sup>[1]</sup> The minimum modulation voltage is valid for all modulation schemes except Miller coded signals. # 10.20 Output pin characteristics for AUX1/AUX2 Table 31. Output pin characteristics for AUX1/AUX2 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|------------------------------------------------------|-----------------|-----|-----------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | $V_{DDD} = 3 \text{ V};$<br>$I_{OH} = -4 \text{ mA}$ | $V_{DDD} - 0.4$ | - | $V_{DDD}$ | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{DDD} = 3 V;$<br>$I_{OL} = 4 \text{ mA}$ | $V_{SSD}$ | - | V <sub>SSD</sub> +0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{DDD}$ = 3 V; $V_{OH}$ = $V_{DDD}$ -0.3 | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{DDD}$ = 3 V; $V_{OL}$ = $V_{DDD}$ -0.3 | 4 | - | - | mA | | $I_{LI}$ | input leakage current | RSTPD_N = 0 V | -1 | - | +1 | μΑ | | Ci | input capacitance | | - | 2.5 | - | pF | | C <sub>L</sub> | load capacitance | | - | - | 15 | pF | #### **USB NFC integrated reader solution** # 10.21 Output pin characteristics for TX1/TX2 Table 32. Output pin characteristics for TX1/TX2 | · · · | | | | | | | | | | |-----------------|---------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | V <sub>OH</sub> | HIGH-level output voltage | $V_{DD(TVDD)} = 3 \text{ V};$<br>$I_O = 32 \text{ mA; CWGsN} = \text{Fh}$ | - | - | 150 | mV | | | | | | | $V_{DD(TVDD)} = 3 \text{ V};$<br>$I_O = 80 \text{ mA}; \text{CWGsN} = \text{Fh}$ | - | - | 400 | mV | | | | | V <sub>OL</sub> | LOW-level output voltage | $V_{DD(TVDD)} = 2.5 \text{ V};$<br>$I_O = 32 \text{ mA; CWGsN} = \text{Fh}$ | - | - | 240 | mV | | | | | | | $V_{DD(TVDD)} = 2.5 \text{ V};$<br>$I_O = 80 \text{ mA}; \text{CWGsN} = \text{Fh}$ | - | - | 640 | mV | | | | Table 33. Output resistance for TX1/TX2 | Symbol | Parameter | Conditions1 | CWGsP | Min | Тур | Max | Unit | |-----------------|------------------|-------------------------------------|-------|-----|-----|------|------| | R <sub>OH</sub> | HIGH-level out- | $V_{DD(TVDD)} = 3 \text{ V}; V_O =$ | 01h | 133 | 180 | 251 | Ω | | | put resistance | $V_{DD(TVDD)} - 100 \text{ mV}$ | 02h | 67 | 90 | 125 | Ω | | | | | 04h | 34 | 46 | 62 | Ω | | | | | 08h | 17 | 23 | 31 | Ω | | | | | 10h | 8.5 | 12 | 15.5 | Ω | | | | | 20h | 4.7 | 6 | 7.8 | Ω | | | | | 3Fh | 2.3 | 3 | 4.4 | Ω | | R <sub>OL</sub> | LOW-level output | | 10h | 34 | 46 | 62 | Ω | | | resistance | | 20h | 17 | 23 | 31 | Ω | | | | | 40h | 8.5 | 12 | 15.5 | Ω | | | | 80h | 4.7 | 6 | 7.8 | Ω | | | | | | F0h | 2.3 | 3 | 4.4 | Ω | #### **USB NFC integrated reader solution** # 10.22 System reset timing Table 34. Reset duration time | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|---------------------|------------------------------------------|-----|-----|-----|------| | t <sub>POR</sub> | power-on reset time | [1] | 0.1 | 0.4 | 2 | ms | | t <sub>rst</sub> | reset time | hard power-down time; user dependent [2] | 20 | - | - | ns | | t <sub>w(rst)</sub> | reset pulse width | reset time when RSTPD_N is released [1] | 0.1 | 0.4 | 2 | ms | <sup>[1]</sup> Dependent on the 27.12 MHz crystal oscillator startup time. <sup>[2]</sup> If the $t_{rst}$ pulse is shorter than 20 ns, the device may be only partially reset. #### **USB NFC integrated reader solution** # 10.23 Timing for the I<sup>2</sup>C-bus interface Table 35. I<sup>2</sup>C-bus timing specification | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------------|--------------------------------------------------|----------------------------------------------------------------------|-----|------|-----|-----|------| | f <sub>SCL</sub> | SCL clock frequency | | | 0 | - | 400 | kHz | | t <sub>HD;STA</sub> | hold time (repeated) START condition | after this period, the first clock pulse is generated | | 600 | - | - | ns | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | | 600 | - | - | ns | | t <sub>SU;STO</sub> | set-up time for STOP condition | | | 600 | - | - | ns | | t <sub>LOW</sub> | LOW period of the SCL clock | P50_SCL | | 1300 | - | - | ns | | t <sub>HIGH</sub> | HIGH period of the SCL clock | P50_SCL | | 600 | - | - | ns | | t <sub>HD;DAT</sub> | data hold time | | | 0 | - | 900 | ns | | t <sub>SU;DAT</sub> | data set-up time | | | 100 | - | - | ns | | t <sub>r</sub> | rise time of both SDA and SCL signals | P50_SCL | [1] | 20 | - | 300 | ns | | t <sub>f</sub> | fall time of both SDA and SCL signals | P50_SCL | [1] | 20 | - | 300 | ns | | t <sub>BUF</sub> | bus free time between a STOP and START condition | | | 1.3 | - | - | ms | | t <sub>stretch</sub> | stretch time | stretching time on<br>P50_SCL when<br>woken-up on its<br>own address | [2] | - | - | 1 | ms | | t <sub>h</sub> | hold time | internal for SDA | | 330 | - | 590 | ns | | | | internal for SDA in SPD mode | [3] | - | 270 | - | ns | <sup>[1]</sup> The PR533 has a slope control according to the I<sup>2</sup>C-bus specification for the Fast mode. The slope control is always present and not dependent of the I<sup>2</sup>C-bus speed. <sup>[2] 27.12</sup> MHz quartz starts in less than 800 μs. For example, quartz like TAS-3225A, TAS-7 or KSS2F with appropriate layout. <sup>[3]</sup> The PR533 has an internal hold time of around 270 ns for the SDA signal to bridge the undefined region of the falling edge of P50\_SCL. #### **USB NFC integrated reader solution** #### **10.24 Temperature sensor** Table 36. Temperature sensor characteristics | Symbol | Parameter | Conditions | ı | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------|------------|-----|-----|-----|-----|------| | T <sub>th(act)otp</sub> | overtemperature protection activation threshold temperature | CIU | 1 1 | 100 | 125 | 140 | °C | [1] The temperature sensor embedded in the PR533 is not intended to monitor the temperature. Its purpose is to prevent destruction of the IC due to excessive heat. The external application should include circuitry to ensure that the ambient temperature does not exceed 85 °C as specified in <a href="Table 5">Table 5</a> "Operating conditions". #### **USB NFC integrated reader solution** # 11. Application information ## 12. Abbreviations Table 37. Abbreviations | Acronym | Description | |---------|-----------------------------------------------------| | CDM | Charge device Body Model | | CRC | Cyclic Redundancy Check | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | НВМ | Human Body Model | | HPD | Hard Power Down | | MM | Machine Model | | NFC | Near Field Communication | | SPD | Soft Power Down mode | PR533\_SDS All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. #### **USB NFC integrated reader solution** # 13. Revision history #### Table 38. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------------|-----------------|------------------------------|---------------|----------------------| | PR533_SDS v.3.6 | 20141027 | Product short data sheet | - | PR533_SDS v.3.5 | | Modifications: | Section 1.2 "I | nterfaces": updated | | | | PR533_SDS v.3.5[1] | 20141003 | Product short data sheet | - | PR533_SDS v.3.4 | | Modifications: | Template upd | ated. | | | | | Descriptive tit | le updated. | | | | | Alternative de | escriptive title updated. | | | | PR533_SDS v.3.3 | 20121020 | Product short data sheet | - | PR533_SDS v.3.2 | | Modifications: | Section 14.4 ' | <u>'Licenses"</u> : updated | | | | PR533_SDS v.3.2 | 20120306 | Product short data sheet | - | PR5331C3HN_SDS v.3.0 | | Modifications: | Section 4 "Or | dering information": updated | | | | | General upda | te to comply full data sheet | | | | PR5331C3HN_SDS v.3.0 | 20110803 | Product short data sheet | - | - | <sup>[1]</sup> Revision 3.4 is not available. #### **USB NFC integrated reader solution** ## 14. Legal information #### 14.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 14.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 14.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. PR533\_SDS All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. #### **USB NFC integrated reader solution** **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 14.4 Licenses #### Purchase of NXP ICs with ISO/IEC 14443 type B functionality This NXP Semiconductors IC is ISO/IEC 14443 Type B software enabled and is licensed under Innovatron's Contactless Card patents license for ISO/IEC 14443 B. The license includes the right to use the IC in systems and/or end-user equipment. RATP/Innovatron Technology #### Purchase of NXP ICs with NFC technology Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. #### 14.5 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. MIFARE — is a trademark of NXP Semiconductors N.V. I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V. #### 15. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> **USB NFC integrated reader solution** # **Notes** **USB NFC integrated reader solution** # 16. Tables | Table 1. | Quick reference data | 3 | |-----------|-----------------------------------------------|----| | Table 2. | Ordering information | 4 | | Table 3. | PR533 pin description | 5 | | Table 4. | Limiting values | 7 | | Table 5. | Operating conditions | 8 | | Table 6. | Thermal characteristics | | | Table 7. | Current consumption characteristics | 9 | | Table 8. | Voltage regulator characteristics[1] | 9 | | Table 9. | Antenna presence detection | 10 | | Table 10. | Crystal requirements | 11 | | Table 11. | Pin characteristics for 27.12 MHz XTAL | | | | Oscillator (OSCIN, OSCOUT) | | | Table 12. | RSTPD_N input pin characteristics | 12 | | Table 13. | Input pin characteristics for I0, I1 and | | | | TESTEN | 12 | | Table 14. | RSTOUT_N output pin characteristics | 13 | | Table 15. | Input/output pin characteristics for | | | | pin P70_IRQ | 14 | | Table 16. | Input/output pin characteristics for P30 / | | | | UART_RX, P31 / UART_TX, P32_INT0, | | | | P33_INT1 | | | Table 17. | Input/output pin characteristics for P35 | 16 | | Table 18. | Input/output pin characteristics for DP | | | | and DM for USB interface | | | Table 19. | USB DP/DM differential receiver input levels | 18 | | Table 20. | USB DP/DM driver characteristics | 18 | | Table 21. | Input Pin characteristics for DP for HSU | | | | interface | 19 | | Table 22. | Output Pin characteristics for DM for HSU | | | | interface | 19 | | Table 23. | Input/output drain output pin characteristics | | | | for SCL I <sup>2</sup> C interface | 20 | | Table 24. | Input/output drain output pin characteristics | | | | for SDA I <sup>2</sup> C interface | | | Table 25. | Output pin characteristics for DELATT | | | Table 26. | Input/output pin characteristics for SIGIN | | | Table 27. | Output pin characteristics for SIGOUT | | | Table 28. | Input/output pin characteristics for P34 | | | Table 29. | Output pin characteristics for LOADMOD | | | Table 30. | Input pin characteristics for RX | | | Table 31. | Output pin characteristics for AUX1/AUX2 . | | | Table 32. | Output pin characteristics for TX1/TX2 | | | Table 33. | Output resistance for TX1/TX2 | | | Table 34. | Reset duration time | | | Table 35. | I <sup>2</sup> C-bus timing specification | | | Table 36. | Temperature sensor characteristics | | | Table 37. | Abbreviations | | | Table 38. | Revision history | 30 | ## **USB NFC integrated reader solution** # 17. Figures | Fig 1.<br>Fig 2.<br>Fig 3. | Block diagram | |----------------------------|---------------------------------| | 9 0. | mask | | Fig 4. | Transmit waveform at DP/DM | | Fig 5. | RX input parameters | | Fig 6. | System reset overview | | Fig 7. | I <sup>2</sup> C-bus parameters | | Fig 8. | Application diagram of PR533 | #### **USB NFC integrated reader solution** ## 18. Contents | 1 | General description | | |--------|-------------------------------------------------|-----| | 1.1 | RF protocols | . 1 | | 1.2 | Interfaces | | | 1.3 | Standards compliancy | | | 1.4 | Supported operating systems | | | 2 | Features and benefits | . 2 | | 3 | Quick reference data | | | 4 | Ordering information | . 4 | | 5 | Block diagram | . 4 | | 6 | Pinning information | . 5 | | 6.1 | Pinning | . 5 | | 6.2 | Pin description | . 5 | | 7 | Limiting values | . 7 | | 8 | Recommended operating conditions | . 8 | | 9 | Thermal characteristics | . 8 | | 10 | Characteristics | . 8 | | 10.1 | Power management characteristics | . 8 | | 10.1.1 | Current consumption characteristics | . 8 | | 10.1.2 | Voltage regulator characteristics | . 9 | | 10.2 | Antenna presence self test thresholds | . 9 | | 10.3 | Typical 27.12 MHz Crystal requirements | 11 | | 10.4 | Pin characteristics for 27.12 MHz XTAL | | | | Oscillator (OSCIN, OSCOUT) | 11 | | 10.5 | RSTPD_N input pin characteristics | 12 | | 10.6 | Input pin characteristics for I0, I1 and TESTEN | 12 | | 10.7 | RSTOUT_N output pin characteristics | 13 | | 10.8 | Input/output characteristics for pin P70_IRQ . | 14 | | 10.9 | Input/output pin characteristics for P30 / | • | | | UART_RX, P31 / UART_TX, P32_INT0, | | | | P33_INT1 | 15 | | 10.10 | Input/output pin characteristics for P35 | 16 | | 10.11 | Input/output pin characteristics for DP and DN | 117 | | 10.12 | Input pin characteristics for SCL | 20 | | 10.13 | Input/output pin characteristics for SDA | 20 | | 10.14 | Output pin characteristics for DELATT | 21 | | 10.15 | Input pin characteristics for SIGIN | 21 | | 10.16 | Output pin characteristics for SIGOUT | 21 | | 10.17 | Input/output pin characteristics for P34 | 22 | | 10.18 | Output pin characteristics for LOADMOD | 22 | | 10.19 | Input pin characteristics for RX | 23 | | 10.20 | Output pin characteristics for AUX1/AUX2 | 24 | | 10.21 | Output pin characteristics for TX1/TX2 | 25 | | 10.22 | System reset timing | 26 | | 10.23 | Timing for the I <sup>2</sup> C-bus interface | 27 | | 10.24 | Temperature sensor | 28 | | Application information | 29 | |-------------------------|----| | Abbreviations | 29 | | Revision history | 30 | | Legal information | 31 | | Data sheet status | 31 | | Definitions | 31 | | Disclaimers | 31 | | Licenses | 32 | | Trademarks | 32 | | Contact information | 32 | | Tables | 34 | | Figures | 35 | | Contents | 36 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.