



# **User manual**

Project Name: M14Q2F

Author: Wistron NeWeb Corporation

Revision: 1.0

**Revision Date: 2016/06/23** 



## **Contact Information**

| Sale and Technical Support | SupportIoT.MBA@wnc.com.tw |
|----------------------------|---------------------------|
| Website                    | www.wnc.com.tw            |

## **Revision History**

| Rev. # | Author  | Summary of Changes | Date      |
|--------|---------|--------------------|-----------|
| 1.0    | WNC MBU | Draft release      | 2016/6/23 |
|        |         |                    |           |
|        |         |                    |           |
|        |         |                    |           |
|        |         |                    |           |
|        |         |                    |           |





#### © Wistron NeWeb Corporation

THIS DOCUMENT AND THE INFORMATION CONTAINED HEREIN IS PROPRIETARY AND IS THE EXCLUSIVE PROPERTY OF WNC AND SHALL NOT BE DISTRIBUTED, REPRODUCED, OR DISCLOSED IN WHOLE OR IN PART WITHOUT PRIOR WRITTEN PERMISSION FROM WNC.

#### LIMITATION OF LIABILITY

THIS DOCUMENT AND THE INFORMATION CONTAINED HEREIN IS PURELY FOR DESIGN REFERENCE AND SUBJECT TO REVISION BY WNC AT ANY TIME. NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY WARRANTY OR RIGHT TO USE THE MATERIAL CONTAINED HEREIN WITHOUT WNC'S PRIOR EXPRESS WRITTEN CONSENT. WNC SHALL NOT BE LIABLE FOR ANY USE, APPLICATION OR DEVELOPMENT DERIVED FROM THE MATERIAL WITHOUT SUCH PRIOR EXPRESS WRITTEN CONSENT.

#### **FCC Regulations:**

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation.

This device has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiated radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

-Reorient or relocate the receiving antenna.

-Increase the separation between the equipment and receiver.

-Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.

-Consult the dealer or an experienced radio/TV technician for help.

Caution: Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.



#### **RF Exposure Information**

#### This device is intended only for OEM integrators under the following conditions:

- (1) The antenna must be installed such that 20 cm is maintained between the antenna and users,
- (2) The transmitter module may not be co-located with any other transmitter or antenna.
- (3) To comply with FCC regulations limiting both maximum RF output power and human exposure to RF radiation, the

maximum antenna gain including cable loss in a mobile exposure condition must not exceed:

#### **Standalone Condition:**

- 8.0 dBi in 700 MHz Band
- ° 8.0 dBi in 850 MHz Band
- 5.0 dBi in 1700 MHz Band
- ° 7.5 dBi in 1900 MHz Band

#### Assuming collocated with a WLAN transmitter with maximum 27 dBm average EIRP power

- $^\circ~$  7.0 dBi in 700 MHz Band
- $^\circ\,$  5.0 dBi in 850 MHz Band
- $^\circ$  5.0 dBi in 1700 MHz Band
- $^\circ\,$  7.5 dBi in 1900 MHz Band

Remark: This assumption is not valid if the output power of the collocated WLAN transmitter is higher than 27 dBm.

#### **IMPORTANT NOTE:**

This module is intended for OEM integrator. The OEM integrator is still responsible for the FCC compliance requirement of the end product, which integrates this module. 20cm minimum distance has to be able to be maintained between the antenna and the users for the host this module is integrated into. Under such configuration, the FCC radiation exposure limits set forth for an population/uncontrolled environment can be satisfied.

Any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment.

#### USERS MANUAL OF THE END PRODUCT:

In the users manual of the end product, the end user has to be informed to keep at least 20cm separation with the antenna while this end product is installed and operated. The end user has to be informed that the FCC radio-frequency exposure guidelines for an uncontrolled environment can be satisfied. The end user has to also be informed that any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment. If the size of the end product is smaller than 8x10cm, then additional FCC part 15.19 statement is required



to be available in the users manual: This device complies with Part 15 of FCC rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference and (2) this device must accept any interference received, including interference that may cause undesired operation.





## Contents

| Cont  | act In              | formatio                    | n                                         | . 2             |
|-------|---------------------|-----------------------------|-------------------------------------------|-----------------|
| Revis | sion H              | istory                      |                                           | . 2             |
| Con   | tents               |                             |                                           | . 6             |
| 1.    | Intro               | duction                     | 1                                         | . 8             |
|       | 1.1.                | Featur                      | es                                        | .8              |
| 2.    | <b>Elec</b><br>2.1. | <b>trical Sp</b><br>Host in | pecifications<br>hterface pin assignments | . <b>9</b><br>9 |
|       |                     | 2.1.1.                      | LGA Pad Diagram                           | 9               |
|       |                     | 2.1.2.                      | Pin Assignments                           | 10              |
|       | 2.2.                | Power                       | supply                                    | 12              |
|       | 2.3.                | USB in                      | iterface                                  | 14              |
|       | 2.4.                | SGMII                       | interface                                 | 15              |
|       | 2.5.                | HSIC i                      | nterface                                  | 16              |
|       | 2.6.                | SIM int                     | terface                                   | 17              |
|       | 2.7.                | Contro                      | l interface (wakeup)                      | 17              |
|       | 2.8.                | Digital                     | interface                                 | 18              |
|       |                     | 2.8.1.                      | JTAG Interface                            | 18              |
|       |                     | 2.8.2.                      | SPI Master Interface                      | 18              |
|       |                     | 2.8.3.                      | PCM Interface                             | 19              |
|       |                     | 2.8.4.                      | I2S Interface                             | 19              |
|       |                     | 2.8.5.                      | I2C Interface                             | 20              |
|       |                     | 2.8.6.                      | UART Interface                            | 20              |
|       |                     | 2.8.7.                      | ADC Interface                             | 21              |
| 3.    | RF S                | Specifica                   | ations                                    | 22              |
|       | 3.1.                | RF cor                      | nnections                                 | 22              |





|    | 3.2.  | RF Layout guidance                       | 22 |
|----|-------|------------------------------------------|----|
|    | 3.3.  | Antenna Guidance                         | 24 |
|    | 3.4.  | Interference and sensitivity             | 24 |
|    | 3.5.  | Radiated sensitivity measurement         | 25 |
|    | 3.6.  | Supported frequencies                    | 25 |
| 4. | Softv | vare Interface                           | 27 |
|    | 4.1.  | Support tools                            | 27 |
|    | 4.2.  | USB interface                            | 27 |
| 5. | Mech  | nanical and Environmental Certifications | 28 |
|    | 5.1.  | PCBA Form Factor                         | 28 |
|    | 5.2.  | Labeling                                 | 31 |
| 6. | Regu  | Ilatory Compliance and Certification     | 32 |
|    | 6.1.  | Certification testing                    | 32 |
| 7. | Safet | y Recommendation                         | 33 |

# **1. Introduction**

The M14Q2F is a Cat. 1 LTE modem which incorporates an application CPU subsystem and a host of peripheral interfaces and functions uniquely designed to address the power/performance/cost requirements of IoT and M2M applications. The chip is based on Qualcomm's MDM architecture which offers OFDMA-related software based signal processing capabilities that significantly exceed traditional communications ARM cores.

The CPU subsystem features a high performance Cortex A7 microprocessor running a Linux OS with a variety of host interfaces including USB 2.0, SGMII, SPI, UART, PCM, I2C, HSIC, USIM & SDC. The module supports integrated VoLTE functionality, with a variety of narrow- and wide-band CODECs and full IMS signaling.

### 1.1. Features

- 3GPP category support: LTE Cat. 1 with (10Mbps downlink, 5Mbps uplink)
- Supports LTE B2/4/5/12
- Supports WCDMA B2/5
- Ultra-high-performance Cortex A7 microprocessor
- Modem subsystem (MSS)
- Integrated support for VoLTE
- Resource and power management (RPM) subsystem
- Optimized for M2M and IoT markets
- Interfaces
  - HS USB 2.0 with integrated PHY
  - SGMII interface
  - HSIC interface
  - Dual UART interfaces (4 bit and 2 bit) for data transfer and diagnostic tools
  - SDC1: First SPI interface
  - I2C: Second SPI interface
  - USIM interface
  - GPIOs
  - -ADC
  - PCM/I2S
  - JTAG interface

# **2. Electrical Specifications**

### 2.1. Host interface pin assignments

#### 2.1.1. LGA Pad Diagram



Figure 1. LGA pad diagram (top view)



#### 2.1.2. Pin Assignments

| Table 1 | l. Pin   | interface | famil   | , |
|---------|----------|-----------|---------|---|
|         | L. I.III | muchace   | - uning | 1 |

| Interface Fa | mily        | Signal                  | Description                 | I/O |
|--------------|-------------|-------------------------|-----------------------------|-----|
|              |             | ANT1_DRX                | Diversity antenna           | Ι   |
| RF Interface | 25          | ANT_GNSS                | Reserved for GNSS receiver  | Ι   |
|              |             | ANTO_TRX                | Main Antenna                | I/O |
|              |             | VREG_L6_UIM1            | Power source for UIM        | 0   |
|              |             | UIM1_DATA               | Data in/out                 | I/O |
| User Identit | y Module    | UIM1_CLK                | Clock signal                | 0   |
|              |             | UIM1_RESET Reset signal |                             | 0   |
|              |             | UIM1_DETECT             | UIM Detect signal           | I/O |
|              |             | USB_HS_DP               | USB Data Positive           | I/O |
|              | USB 2.0     | USB Detect              | USB Detect                  | Ι   |
|              |             | USB_HS_DM               | USB Data Negative           | I/O |
|              |             | HSIC USB_STROBE         | HSIC USB Strobe             | I/O |
|              | пыс         | HSIC USB_DATA           | HSIC USB Data               |     |
|              | SGMII       | SGMII_RX_P              | SGMII receive - plus        | Ι   |
|              |             | SGMII_RX_M              | SGMII receive - minus       | Ι   |
|              |             | SGMII_TX_P              | SGMII transmit - plus       | 0   |
|              |             | SGMII_TX_M              | SGMII transmit - minus      | 0   |
|              |             | SGMII_MDIO              | SGMII Management data       | I/O |
|              |             | SGMII_MDC               | SGMII Management data clock | I/O |
| Data         |             | UART1_CTS_N             | Clear To Send for UART 1    | Ι   |
| Interfaces   |             | UART1_RFR_N             | UART ready for frame        | 0   |
|              | UANT        | UART1_RX                | Receive for UART 1          |     |
|              |             | UART1_TX                | Transmit for UART 1         | 0   |
|              |             | MDM_DBG_UART_RX         | Receive for UART 2          | I   |
|              | OANTZ       | MDM_DBG_UART_TX         | Transmit for UART 2         | 0   |
|              |             | I2C_SDA                 | Data in/out                 | I/O |
|              |             | 2nd_SPI_EN_1            | 2nd_SPI chip select         | 0   |
|              |             | I2C_SCL                 | Clock signal                | 0   |
|              | I2C/2nd_SPI | 2nd_SPI_CLK             | 2nd_SPI serial clock        | 0   |
|              |             | NC                      | NC                          |     |
|              |             | SPI_MOSI                | 2nd_SPI master out slave in | 0   |
|              |             | NC                      | NC                          |     |



|                                       |                        | SPI_MISO                                                                                                                                                                                                                        | 2nd_SPI master in slave out                                                                                                                                                                                                                                                                   | I                                                                                                                                               |
|---------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       |                        | SDC1_DATA_3                                                                                                                                                                                                                     | SDC1_DATA_3                                                                                                                                                                                                                                                                                   | I/O                                                                                                                                             |
|                                       |                        | 1st_SPIM_MOSI                                                                                                                                                                                                                   | 1st_SPI master out slave in                                                                                                                                                                                                                                                                   | 0                                                                                                                                               |
|                                       |                        | SDC1_DATA_2                                                                                                                                                                                                                     | SDC1_DATA_2                                                                                                                                                                                                                                                                                   | I/O                                                                                                                                             |
|                                       |                        | 1st_SPIM_MISO                                                                                                                                                                                                                   | 1st_SPI master in slave out                                                                                                                                                                                                                                                                   | I                                                                                                                                               |
|                                       |                        | SDC1_DATA_1                                                                                                                                                                                                                     | SDC1_DATA_1                                                                                                                                                                                                                                                                                   | I/O                                                                                                                                             |
|                                       | SDC1/151_5P1           | 1st_SPIM_EN_1                                                                                                                                                                                                                   | 1st_SPI chip select                                                                                                                                                                                                                                                                           | 0                                                                                                                                               |
|                                       |                        | SDC1_DATA_0                                                                                                                                                                                                                     | SDC1_DATA_0                                                                                                                                                                                                                                                                                   | I/O                                                                                                                                             |
|                                       |                        | 1st_SPIM_CLK                                                                                                                                                                                                                    | 1st_SPI serial clock                                                                                                                                                                                                                                                                          | 0                                                                                                                                               |
|                                       |                        | SDC1_CMD                                                                                                                                                                                                                        | SDC1_CMD                                                                                                                                                                                                                                                                                      | I/O                                                                                                                                             |
|                                       |                        | SDC1_CLK                                                                                                                                                                                                                        | SDC1_CLK                                                                                                                                                                                                                                                                                      | 0                                                                                                                                               |
|                                       |                        | WWAN_STATE                                                                                                                                                                                                                      | Wireless WAN Radio State                                                                                                                                                                                                                                                                      | 0                                                                                                                                               |
| Madula Cont                           |                        | POWER_ON                                                                                                                                                                                                                        | Power On the module                                                                                                                                                                                                                                                                           | I                                                                                                                                               |
| State Interfa                         | roi and                | WAKEUP_OUT                                                                                                                                                                                                                      | Module wakes up host OR GPIO                                                                                                                                                                                                                                                                  | 0                                                                                                                                               |
| State miteria                         |                        | WAKEUP_IN                                                                                                                                                                                                                       | Host wakes up module OR GPIO.                                                                                                                                                                                                                                                                 | I                                                                                                                                               |
|                                       |                        | RESET                                                                                                                                                                                                                           | Reset the module                                                                                                                                                                                                                                                                              | I                                                                                                                                               |
|                                       |                        | VREF                                                                                                                                                                                                                            | Voltage Reference Output                                                                                                                                                                                                                                                                      | 0                                                                                                                                               |
| Power and G                           | round                  | VCC                                                                                                                                                                                                                             | Main Power                                                                                                                                                                                                                                                                                    | I                                                                                                                                               |
|                                       |                        | GND                                                                                                                                                                                                                             | GND                                                                                                                                                                                                                                                                                           | 1                                                                                                                                               |
|                                       |                        | GND                                                                                                                                                                                                                             | OND                                                                                                                                                                                                                                                                                           | •                                                                                                                                               |
| Conoral Durr                          |                        | GPIO                                                                                                                                                                                                                            | Digital I/O                                                                                                                                                                                                                                                                                   | '<br>I/O                                                                                                                                        |
| General Purp                          | ose                    | GPIO<br>ADC_CONVENTOR                                                                                                                                                                                                           | Digital I/O<br>ADC_CONVENTOR                                                                                                                                                                                                                                                                  | '<br>I/O<br>I                                                                                                                                   |
| General Purp                          | ose                    | GPIO<br>ADC_CONVENTOR<br>PCM_DIN                                                                                                                                                                                                | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN                                                                                                                                                                                                                                                       | I/O<br>I<br>IO                                                                                                                                  |
| General Purp                          | oose                   | GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0                                                                                                                                                                            | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0                                                                                                                                                                                                                                   | I/O<br>I<br>IO<br>IO                                                                                                                            |
| General Purp                          | oose                   | GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT                                                                                                                                                                | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT                                                                                                                                                                                                                       | I/O<br>I<br>IO<br>IO<br>IO                                                                                                                      |
| General Purp                          | pose                   | GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1                                                                                                                                            | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1                                                                                                                                                                                                   | I/O<br>I<br>IO<br>IO<br>IO<br>IO                                                                                                                |
| General Purp                          | PCM/I2S                | GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK                                                                                                                                 | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK                                                                                                                                                                                        | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>O                                                                                                           |
| General Purp                          | PCM/I2S                | GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK                                                                                                               | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK                                                                                                                                                                      | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>O<br>O                                                                                                      |
| General Purp                          | PCM/I2S                | GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC                                                                                                   | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC                                                                                                                                                          | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O                                                                                           |
| General Purp                          | PCM/I2S                | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS                                                                           | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS                                                                                                                                         | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O<br>O                                                                                |
| General Purp<br>AUDIO<br>RFU          | PCM/I2S<br>RFU         | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>RFU                                                                    | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>Reserved For Future Use                                                                                                              | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O<br>I<br>I                                                                                 |
| General Purp<br>AUDIO<br>RFU          | PCM/I2S                | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>RFU<br>MDM_JTAG_SRST_N                                                 | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>Reserved For Future Use<br>JTAG reset for debug                                                                                      | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>I<br>I<br>I                                                                                 |
| General Purp<br>AUDIO<br>RFU          | PCM/I2S                | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>RFU<br>MDM_JTAG_SRST_N<br>MDM_JTAG_TCK                                 | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>Reserved For Future Use<br>JTAG reset for debug<br>JTAG clock input                                                                  | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O<br>I<br>I<br>I<br>I                                                                       |
| General Purp<br>AUDIO<br>RFU          | PCM/I2S                | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>RFU<br>MDM_JTAG_SRST_N<br>MDM_JTAG_TCK<br>MDM_JTAG_TDI                 | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>Reserved For Future Use<br>JTAG reset for debug<br>JTAG clock input<br>JTAG data input                                               | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O<br>I<br>I<br>I<br>I<br>I                                                                  |
| General Purp<br>AUDIO<br>RFU<br>Debug | PCM/I2S<br>RFU<br>JTAG | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>RFU<br>MDM_JTAG_SRST_N<br>MDM_JTAG_TCK<br>MDM_JTAG_TD0                 | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>Reserved For Future Use<br>JTAG reset for debug<br>JTAG clock input<br>JTAG data output                                              | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O<br>O<br>O<br>I<br>I<br>I<br>I<br>I                                                        |
| General Purp<br>AUDIO<br>RFU<br>Debug | PCM/I2S<br>RFU<br>JTAG | GND<br>GPIO<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>RFU<br>MDM_JTAG_SRST_N<br>MDM_JTAG_TCK<br>MDM_JTAG_TD0<br>MDM_JTAG_TMS | Digital I/O<br>ADC_CONVENTOR<br>PCM_DIN<br>AUX_BT_I2S_DATA0<br>PCM_DOUT<br>AUX_BT_I2S_DATA1<br>PCM_CLK<br>AUX_BT_I2S_SCK<br>PCM_SYNC<br>AUX_BT_I2S_WS<br>Reserved For Future Use<br>JTAG reset for debug<br>JTAG clock input<br>JTAG data input<br>JTAG data output<br>JTAG mode select input | I/O<br>I<br>IO<br>IO<br>IO<br>IO<br>IO<br>O<br>O<br>O<br>O<br>O<br>O<br>O<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I<br>I |



|                | MDM_PS_HOLD           | PS_HOLD               | I |
|----------------|-----------------------|-----------------------|---|
| Force_USB_BOOT | Force_USB_BOOT_CONFIG | Force USB BOOT CONFIG | I |

|                   | Parameter                               | Comments                        | Min                       | Max                       | Unit |
|-------------------|-----------------------------------------|---------------------------------|---------------------------|---------------------------|------|
| VIH               | High-level input voltage                | CMOS/Schmitt                    | 0.65 * V <sub>DD_Px</sub> | —                         | V    |
| VIL               | Low-level input voltage                 | CMOS/Schmitt                    | -                         | 0.35 * V <sub>DD_Px</sub> | V    |
| VOH               | High-level output voltage               | CMOS, at rated drive strength 1 | V <sub>DD_Px</sub> - 0.45 |                           | V    |
| VOL               | Low-level output voltage                | CMOS, at rated drive strength 1 | -                         | 0.45                      | V    |
| Rp                | Pull resistance 2                       | Pullup and pulldown             | 55                        | 390                       | kΩ   |
| RK                | Keeper resistance <sup>2</sup>          |                                 | 30                        | 150                       | kΩ   |
| IIH               | Input high leakage current <sup>3</sup> | No pulldown                     | -                         | 1                         | μA   |
| կլ                | Input low leakage current <sup>4</sup>  | No pullup                       | -1                        |                           | μA   |
| V <sub>SHYS</sub> | Schmitt hysteresis voltage              |                                 | 100                       | 1                         | mV   |
| CI/O              | I/O capacitance                         |                                 | <u> </u>                  | 5                         | pF   |

#### Table 2. Digital I/O characteristics

Note: This is preliminary data for reference and will be updated according to the final version of the MDM9207 datasheet.

### 2.2. Power supply

LTE module power input is VCC. The internal power chipset will transfer VCC to other power level.

| Dowor | Din Namo     | Dade          | Description       | Vol  | tage Level | (V)  |
|-------|--------------|---------------|-------------------|------|------------|------|
| Power | Pill Name    | Paus          | Description       | Min. | Тур.       | Max. |
| VCC   | VCC1 to VCC6 | Nos. 37 to 42 | Main Power Supply | 3.3  | 3.8        | 4.2  |

Table 3. Power supply specifications

The M14Q2F includes an integrated power manager enabling single and direct voltage supply from the battery, reducing the overall bill of materials.





Figure 2. M14Q2F internal power path

**Layout Suggestion:** Each power trace should possess sufficient line width to withstand its respective current listed in the table below:

| Net Name       | Current Value |
|----------------|---------------|
| VCC(1–6) total | 2A            |
| UIM_VCC        | 150 mA        |
| VREF           | 300 mA        |

## 2.3. USB interface

WNC

The M14Q2F module complies with USB 2.0 high-speed protocol. The USB input/output lines follow USB 2.0 specifications.

| Nama | Description       | Input/Output          | Voltage Level (V) |      | (V)  |
|------|-------------------|-----------------------|-------------------|------|------|
| Name | Description       | (Direction to module) | Min.              | Тур. | Max. |
|      |                   | Input High            | 2                 | 3.3  | 3.6  |
|      | USB data positive | Input Low             | 0                 |      | 0.8  |
|      | (low-/full-speed) | Output High           | 2.8               | 3.3  | 3.6  |
|      |                   | Output Low            |                   |      | 0.3  |
| D+   |                   | Input High            | 0.3               |      | 0.44 |
|      | USB data positive | Input Low             | 0                 |      | 0.01 |
|      | (high-speed)      | Output High           | 0.36              | 0.38 | 0.44 |
|      |                   | Output Low            | 0                 |      | 0.01 |
|      |                   | Input High            | 2                 | 3.3  | 3.6  |
|      | USB data negative | Input Low             | 0                 |      | 0.8  |
|      | (low-/full-speed) | Output High           | 2.8               | 3.3  | 3.6  |
| D    |                   | Output Low            |                   |      | 0.3  |
| D–   |                   | Input High            | 0.3               |      | 0.44 |
|      | USB data negative | Input Low             | 0                 |      | 0.01 |
|      | (high-speed)      | Output High           | 0.36              | 0.38 | 0.44 |
|      |                   | Output Low            | 0                 |      | 0.01 |

The layout design of this circuit on the host board should comply with the USB 2.0 high-speed protocol.

#### Layout suggestion:

- Differential impedance: 90 Ω
- Space to other signals should be at least 20 mils
- Intra-lane length difference should be less than 150 mils
- Maximum length for each trace:150 mm

Signals lengths on M14Q2F are tuned as below:

| Function | Net    | Length (mil) |
|----------|--------|--------------|
| USB      | USB_Dp | 545.54       |
|          | USB_Dn | 503.04       |

### 2.4. SGMII interface

The M14Q2F includes integrated Ethernet MAC with SGMII interfaces with the following key features:

- IEEE 802.3 compliance
- Full duplex at 1 Gbps
- Half/full duplex for 10/100 Mbps
- Supports VLAN tagging
- Supports IEEE 1588, Precision Time Protocol (PTP)
- Can be used to connect to external Ethernet PHYs such as AR8033 or to an external switch

The following figures describe an example of the additional logic connection between the M14Q2F and the Ethernet chip.

| M14Q2/M10Q2 | AR8033                                  |
|-------------|-----------------------------------------|
| SGMII_TX_P  | μ <sup>0.1 μF</sup> SIP                 |
| SGMII_TX_M  | μ <sup>F</sup> II <sup>0.1 μF</sup> SIN |
| SGMII_RX_P  | μ <sup>F</sup> SOP                      |
| SGMII_RX_M  | μ <sup>F</sup> SON                      |
| EPHY INT N  | INT                                     |
| EPHY_RST_N  | RSTn                                    |
| SGMII MDIO  | MDIO                                    |
| SGMII_MDC   | MDC                                     |

Figure 3. SGMII circuit example

#### Layout suggestion:

- Differential impedance:100 Ω
- Space to other signals: > 3x line width
- Lane-to-lane space: > 3x line width
- Intra-lane mismatch: < 0.7 mm</p>



| Function | Net                     | Length (mil) |
|----------|-------------------------|--------------|
| SGMII    | SGMII_TX_P              | 617.11       |
|          | SGMII_TX_M              | 642.13       |
|          | SGMII_RX_P_C+SGMII_RX_P | 661.40       |
|          | SGMII_RX_M_C+SGMII_RX_M | 675.06       |

Signals lengths on the M14Q2F are tuned as below:

### 2.5. HSIC interface

The M14Q2F includes a HSIC interface. This host interface can be connected to other application processor or interface-transfer chipset.



Figure 4. HSIC circuit example

#### Layout suggestion:

- Single-end impedance: 50 Ω
- Intra-lane mismatch: < 2 mm
- Maximum trace length:100 mm

Signals lengths on the M14Q2F are tuned as below:

| Function | Net       | Length (mil) |
|----------|-----------|--------------|
| HSIC     | HSIC_STB  | 287.29       |
|          | HSIC_DATA | 315.04       |



### 2.6. SIM interface

The M14Q2F includes a SIM controller, interface pins, and a dedicated LDO (3.0 V or 1.8 V). The following figures describe the additional logic connection between the M14Q2F and the SIM card.



### 2.7. Control interface (wakeup)

In applications where power consumption is a major factor in performance metrics (such as battery-operated sensors that are based on IOT/M2M modem solution and also include a third party host), it is necessary to define a simple interface that will allow both the modem and the host to be able to enter low power states whenever possible and the other side to wake it up once required.

For example, if the host has no data to transmit nor any other tasks, it may enter some low power state according to its own capabilities and configurations. If during that period the host is in a low power state and the modem suddenly receives data, it must wake-up the host.

A similar requirement exists from the other side. For example, if the modem is in a low power state and suddenly the host must transmit data, it must be able to wake-up the modem.

The interface consists of two signals: One is driven by the host and received by the modem; the other is driven by the modem and received by the host.

Each side can wake the other side by toggling wakeup signal high and allowing the other side to go to



sleep when not needed by toggling it low.

■ "WAKEUP\_IN" (Host: Output, Modem: Input):

LOW: SoC does not require the MODEM (allowing it to sleep). HIGH: SoC requires the MODEM or acknowledges it is ready following a wakeup request from the MODEM.

"WAKEUP\_OUT" (Host: Input, Modem: Output):
LOW: The MODEM does not require the Host (allowing it to sleep)
HIGH: The MODEM requires the Host or acknowledges it is ready following a wakeup request from the SoC.

### 2.8. Digital interface

This section provides the required AC timing information relating to Module Digital Interfaces.

#### 2.8.1. JTAG Interface

There is one JTAG interface for LGA module debugging.



Figure 6. JTAG schematic (example)

#### 2.8.2. SPI Master Interface

- SPIM\_CLK Output clock
- SPIM\_CS Output, chip-select
- SPIM\_MOSI Output, data to slave
- SPIM\_MISO Input, data from slave

#### Timing

Note: This part will be updated according to the final MDM9207 datasheet.

#### 2.8.3. PCM Interface

The LGA module provides one PCM digital audio interface. The PCM data bus voltage level is 1.8 V.



Figure 7. PCM connection (example)

#### 2.8.4. I2S Interface

PCM and I2S share the same pins on the M14Q2F; the PCM signal pins can be configured as an I2S interface.

| Config1  | Config2   |
|----------|-----------|
| PCM_SYNC | I2S_WS    |
| PCM_DIN  | I2S_DATA0 |
| PCM_DOUT | I2S_DATA1 |
| PCM_CLK  | I2S_SCK   |



Figure 8. I2S connection (example)



#### 2.8.5. I2C Interface



Adding pull-high resistors to 1.8 V through the 2.2 k $\Omega$  resistors is recommended.

Figure 9. I2C connection (example)

#### 2.8.6. UART Interface

There are two UART interfaces: One is a 4 bit UART for high-speed data transfer, and the other is a 2 bit UART for diagnostic tools and debugging.





UART connection (example)



#### 2.8.7. ADC Interface

An Analog to Digital Converter (ADC) input is provided by the M14Q2F. The converter is a 16 bit resolution, ranging from 0.1 V to 1.7 V, with a sampling rate of 2.4 MHz.

| Parameter              | Comments                        | Minimum | Тур | Maximum | Units |
|------------------------|---------------------------------|---------|-----|---------|-------|
| Supply voltage         | Connected internally to VREG_L3 | -       | 1.8 | -       | V     |
| Resolution             | Decimated data                  | -       | -   | 15      | bits  |
| Analog-input bandwidth |                                 | -       | 100 | -       | kHz   |
| Sample rate            | XO/8                            | -       | 2.4 | -       | MHz   |
| Offset error           | Relative to full-scale          | -1      | -   | +1      | %     |
| Gain error             | Relative to full-scale          | -1      | -   | +1      | %     |
| INL                    | 15-bit output                   | -8      | -   | +8      | LSB   |
| DNL                    | 15-bit output                   | -4      | -   | +4      | LSB   |

#### Layout suggestion:

- Should be protected by GND
- Should be protected from noise and other easily radiated signals

# **3. RF Specifications**

### 3.1. RF connections

The M14Q2F has three RF pads; developers may connect them via 50  $\Omega$  traces to the main board.

ANT0\_TRX pad (Pin15) – Primary RX/TX path ANT1\_DRX pad (Pin21) – Diversity path ANT\_GNSS pad (Pin9) – NA

### 3.2. RF Layout guidance

It is recommended that grounds not be present under the surface of the RF pads in the layout. Details are included below.



The RF trace between RF pads and antenna should as shorter as possible with 50ohm characteristic impedance.



The characteristic impedance depends on the dielectric of PCB, the track width and the

ground plane spacing. Microstrip type is required. The detail simulation as below.

| AppCAD - [Microstrip]                                |                                         |
|------------------------------------------------------|-----------------------------------------|
| File Calculate Select Parameters Options Help        | Main Many 170                           |
| Microstrip                                           |                                         |
|                                                      | Calculate Z0 [F4]                       |
| T 1.5                                                | Z0 = <b>50.42</b> Ω                     |
|                                                      | Elect Length = $0.155$ $\lambda$        |
| Dielectric: 8 r = 10                                 | Elect Length = 55.6 degrees             |
|                                                      | 1.0 Wavelength = 6472.258 mil           |
| FR-4                                                 | Vp = 0.548 fraction of c                |
| Frequency: 1 GHz                                     | ۶ eff = 3.326                           |
| Length Units: mils                                   | W/H = 1.708                             |
|                                                      |                                         |
| Normal Click for Web: APPLICATION NOTES - MODELS - D | ESIGN TIPS - DATA SHEETS - S-PARAMETERS |

The RF trace of the test board which was used in the FCC test is defined as below.





### 3.3. Antenna Guidance

The antenna should be 500hm characteristic impedance with the return loss of better than -10dB

at the operation band. The antenna gain would affect the radiated power and regulator test result.

### 3.4. Interference and sensitivity

This section includes tips to assist developers in identifying the interference that may affect the M14Q2F when is it used in systems.

- Interference from other wireless devices
  - Harmonics, inter-modulated signal generated from wireless devices that fall in RX ranges of the M14Q2F, may result in degraded RX performance.
  - It is highly recommended to check RX performance of entire systems within the shielding environment.
- Interference from host interface
  - High-speed signal-switching elements in systems can easily couple noise into the module (Ex.: DDR memory, LCD modules, DC-DC converter).
- Methods to avoid sources of interference



- Antenna location is important; we recommend directing the antenna away from high-speed switching signals. Furthermore, the trace from the module to the antenna should be as short as possible and must be shielded by complete grounding.
- The M14Q2F is well shielded; the high-speed elements on a system should have shielding reserved during the early stages of development.

### 3.5. Radiated sensitivity measurement

Over-the-air testing can demonstrate the TRX ability of the whole system. Keys elements that affect the measurement are:

Module ability (refer Specification) Antenna Gain System noise source

The OTA performance should be performed in an OTA chamber.

### **3.6. Supported frequencies**

| Band         | Uplink (MHz) | Downlink (MHz) |
|--------------|--------------|----------------|
| LTE Band 2   | 1,850–1,910  | 1,930–1,990    |
| LTE Band 4   | 1,710–1,755  | 2,110–2,155    |
| LTE Band 5   | 824–849      | 869–894        |
| LTE Band 12  | 699–716      | 729–746        |
| Band         | Uplink (MHz) | Downlink (MHz) |
| WCDMA Band 2 | 1,850–1910   | 1,930–1,990    |
| WCDMA Band 5 | 824–849      | 869–894        |



|             |           |              |       | •      |        |        |
|-------------|-----------|--------------|-------|--------|--------|--------|
| Dand        | Bandwidth |              |       |        |        |        |
| Danu        | 1.4 MHz   | 3 MHz        | 5 MHz | 10 MHz | 15 MHz | 20 MHz |
| LTE Band 2  | ✓         | $\checkmark$ | ✓     | ✓      | ✓      | ✓      |
| LTE Band 4  | ✓         | ✓            | ✓     | ✓      | ✓      | ✓      |
| LTE Band 5  | ✓         | $\checkmark$ | ✓     | ✓      |        |        |
| LTE Band 12 | ✓         | ✓            | ✓     | ✓      |        |        |

Table 6. Bandwidth support

Table 7. Conductive Rx sensitivity

| Band         | Items               | Parameter          | Unit | Min. | Тур. | Max.   |
|--------------|---------------------|--------------------|------|------|------|--------|
| LTE Band 2   | Receive Sensitivity | 10 MHz with 50 RBs | dBm  |      |      | -94.3  |
| LTE Band 4   | Receive Sensitivity | 10 MHz with 50 RBs | dBm  |      |      | -96.3  |
| LTE Band 5   | Receive Sensitivity | 10 MHz with 50 RBs | dBm  |      |      | -94.3  |
| LTE Band 12  | Receive Sensitivity | 10 MHz with 50 RBs | dBm  |      |      | -93.3  |
| Band         | Items               | Parameter          | Unit | Min. | Тур. | Max.   |
| WCDMA Band 2 | Receive Sensitivity | -                  | dBm  |      | -110 | -104.7 |
| WCDMA Band 5 | Receive Sensitivity | -                  | dBm  |      | -110 | -104.7 |

# **4. Software Interface**

## 4.1. Support tools

The M14Q2F is compatible with the following support tools:

WNC M14Q2F Connection Manager (WNCCM)

### 4.2. USB interface

The M14Q2F supports 3GPP standard AT commands and proprietary AT commands; the MAL Manager SDK is also supported for Linux platforms.



## **5. Mechanical and Environmental Certifications**

### 5.1. PCBA Form Factor

Dimensions 26.3 mm (typ.) × 23.1 mm (typ.) × 2.3 mm (typ.), tolerance: ± 0.15 mm











### 5.2. Labeling

When the module is installed in the host device, the FCC ID label must be visible through a window on the final device or it must be visible when an access panel, door or cover is easily re-moved. If not, a second label must be placed on the outside of the final device that contains the following text: "Contains FCC ID: NKRM14Q2F"

The grantee's FCC ID can be used only when all FCC compliance requirements are met



# 6. Regulatory Compliance and Certification

### 6.1. Certification testing

PTCRB, FCC and AT&T TA



# 7. Safety Recommendation

Be sure the use of this product is allowed in the country and in the environment required. The use of this product may be dangerous and must be avoided in the following areas:

- Where it can interfere with other electronic devices in environments such as hospitals, airports, and aircraft
- Where there is a risk of explosion such as gasoline stations and oil refineries

It is the responsibility of the user to comply with his or her country's regulations and the specific environmental regulations.

Do not disassemble the product; any mark of tampering will compromise the warranty's validity.

We recommend following the instructions of the hardware user guides for a correct wiring of the product. The product must be supplied with a stabilized voltage source, and the wiring must conform to the security and fire-prevention regulations.

This product must be handled with care; avoid any contact with the pins because electrostatic discharge may damage the product. Same caution must be taken regarding the SIM card; carefully check the instructions for its use. Do not insert or remove the SIM when the product is in power-saving mode.

The system integrator is responsible of the functioning of the final product; therefore, care must be taken for the external components of the module as well as for project or installation issues—there may be a risk of disturbing the GSM network or external devices or of having an impact on device security. If you have any doubts, please refer to the technical documentation and the relevant regulations in force.

Every module must be equipped with a proper antenna with specific characteristics. The antenna must be installed with care in order to avoid any interference with other electronic devices.