# CIRCUIT DESCRIPTION

#### 1. RECEIVER SECTION

Radio Frequency signal received by the antenna (ANT1), passing through the Low Pass Filter (L1,L3, C2-C5). The RF signal is then amplified by Low Noise Amplifier Q1 and passes through a Band Pass Filter of C96 C122 L7. The filtered signal within the range of 462 MHz – 467 MHz is then mixed with the first local oscillator signal from the Voltage Controlled Oscillator (VCO) circuit (Q11,Q10, D7, L18) through Q3, a portion of VCO signal is then feedback to the PLL IC (IC2) for phase comparison generating a stable RX frequency, the output signal is filtered by FL2 (21.7 MHz) which is the first Intermediate Frequency (IF) and is then amplified by Q4. The IF signal is fed to the discriminator IC1 pin 16 which is then mixed with the second local oscillator supplied by crystal X1 (21.25 MHz) to produced a reduced second IF signal which is then filtered by FL3 (LTM450HTU). Demodulated signal is recovered through correct and the internal discriminator circuit of IC1. The recovered Audio signal is outputted at pin 9 of IC1 and then processed through filtering done by pin#18,19 of IC4, the fully recovered audio signal is then further amplified by Power Amplifier IC5. An audible sound is therefore produce by the speaker SPK1, which can be varied digitally from the CPU pins 28,29,30 and the corresponding series of resistors R4,R16,R66.

#### 2. TRANSMITTER SECTION

PTT switch (SW7) when pushed triggers the Transmitter Circuit "ON", the voice signal generates by the surrounding noise passes through the microphone MIC1 where mechanical to electrical transformation occurs, the electrical transformed signal is then filtered by Q18. The output signal is Modulated by a modulator circuit with a varactor diode D7 and L18. The external components from Q10,Q11 form a VCO Circuit which generates the required oscillating frequency for transmission, a portion of this signal is feedback to the PLL IC2 pin 14 for phase comparison in order to produce a stabilized TX frequency. The modulated signal is then amplified by a Cascaded Amplifier Circuit Q7 and Q8 and again amplified by Q6 to produce a sufficient Radio Frequency signal emitted by the Antenna (ANT1).

# 3. CALL TRANSMISSION

By pushing the CALL key, a signal is detected by the CPU (IC4), a CALL data is then produced by the CPU. This data passes through the Low Pass Filter Q18 and modulated by the varactor diode D7 and L18. The signal follows it's conventional transmission section path through the antenna.

## 4. BATTERY LOW DETECTION

Battery Low Detection is controlled by the CPU pin 36 as detected on the LCD 1, however a voltage divider circuit R52,60 and R65 serve as the stabilize reference voltage for the CPU to process its detection.

## 5. SQUELCH DETECTION

Supported by the linear IC circuit (IC1), a resistor R21 sets the level of detection and Diode D3 acts as a comparator circuit interface with the CPU.

### 6. POWER SUPPLY

Supply voltage of 3.6 Volts dc is needed to power "ON" the whole circuitry, by Lithium Ion Rechargeable battery pack.

# 7. Battery Charging

Battery Charging by DC adaptor through the ear jack and CPU pin36 monitoring the charging status and once its fully charged the Q17 turn off to stop the charge to protect battery from its over charge.

# FREQUENCY CHART

| CHANNEL | FREQUENCY | CHANNEL | FREQUENCY |
|---------|-----------|---------|-----------|
|         | (MHz)     |         | (MHz)     |
| 1       | 462.5625  | 12      | 467.6625  |
| 2       | 462.5875  | 13      | 467.6875  |
| 3       | 462.6125  | 14      | 467.7125  |
| 4       | 462.6375  | 15      | 462.5500  |
| 5       | 462.6625  | 16      | 462.5750  |
| 6       | 462.6875  | 17      | 462.6000  |
| 7       | 462.7125  | 18      | 462.6250  |
| 8       | 467.5625  | 19      | 462.6500  |
| 9       | 467.5875  | 20      | 462.6750  |
| 10      | 467.6125  | 21      | 462.7000  |
| 11      | 467.6375  | 22      | 462.7250  |