

# **Device Features**

- Low power 1.8V operation
- Small footprint in 96-Ball VFBGA Package (6x6mm)
- Fully qualified Bluetooth component
- 0.18µm CMOS technology
- Full speed class 2 Bluetooth operation with full 7 slave piconet support
- Support for 8Mbit external Flash
- Minimum external components
- Operates over full industrial temperature range (-40≤T≤105°C)

## **General Description**

BlueCore2-External is a single chip radio and baseband IC for Bluetooth 2.4GHz radios implemented in CMOS technology.

When used with external ROM containing the CSR Bluetooth software stack, it provides a fully compliant Bluetooth system for data and voice communications.



# BlueCore<sup>®</sup>2-External

# Single Chip Bluetooth System

Pre-Production Information Data Sheet BC212013A (UART only version) BC212015A (USB and UART version)

October 2001

## **Applications**

- PC Notebooks
- Cellular Handsets
- Cordless Headsets
- Personal Digital Assistants (PDAs)
- Computer Accessories (Compact Flash, PCMCIA and SD cards)

The design is optimised to require few external RF components to facilitate rapid design of the application printed circuit board and therefore the fastest possible time to market and lowest overall cost.

Included in the device are autocalibration and built-inself-test (BIST) routines to simplify development, type approval and production test. All hardware and device firmware is fully compliant with the Bluetooth specification.

Figure 1: BlueCore2-External System Architecture



# **Key Features**

## Radio

- No external trimming is required in production
- Operation with common TX/RX terminals simplifies external matching circuitry and eliminates external antenna switch
- Extensive built-in-self-test minimises end product final test time
- Full RF reference designs are available

## Transmitter

- Up to +4dBm RF transmit power with level control from the on-chip 6-bit DAC over a dynamic range greater than 30dB
- Supports Class 2 and Class 3 radios without the need for an external power amplifier or TX/RX switch
- Supports Class 1 radios with an external power amplifier provided by a power control terminal controlled by an internal 8-bit voltage DAC and by control of an external RF TX/RX switch

## Receiver

- Integrated channel filters
- Digital demodulator for better sensitivity and cochannel rejection
- Digitised RSSI available in real time over the HCI
- Fast AGC for enhanced dynamic range

# **Synthesiser**

- Fully integrated synthesiser: no external VCO varactor diode or resonator
- Compatible with crystals between 8 and 32MHz (in multiples of 250kHz), or an external clock

## **Auxiliary Features**

- Crystal oscillator with built-in digital trimming
- Power management includes digital shut down and wake up commands and an integrated low power oscillator for ultra-low Park/Sniff/Hold mode power consumption
- Device can be used with an external master oscillator and provides a 'clock request signal' to control external clock source

## **Baseband and Software**

- External 8Mbit Flash ROM for complete system solution and application flexibility
- 32Kbyte on-chip RAM allows full speed Bluetooth data transfer, mixed voice and data, plus full 7 slave piconet operation
- Dedicated logic for forward error correction, header error control, access code correlation, demodulation, cyclic redundancy check, encryption bitstream generation, whitening and transmit pulse shaping
- Trancoders for A-law, μ-law and linear voice from host and A-law, μ-law and CVSD voice over air

## **Physical Interfaces**

- Synchronous serial interface up to 4Mbaud for software debugging
- UART interface with programmable baud rate up to 1.5Mbaud
- Full speed USB interface supports OHCI and UHCI compliant with USB v1.1
- Synchronous bidirectional serial programmable audio interface
- Optional I<sup>2</sup>C compatible interface

## Bluetooth Stack Running on Internal Microcontroller

CSR's Bluetooth Protocol Stack runs on-chip in a variety of configurations:

- Standard HCI (UART or USB)
- Fully embedded to RFCOMM, thus reducing host CPU load
- Stand-alone single chip (no host) including virtual machine (VM) programming environment, for instance for headsets and PC peripherals

More information on the CSR Bluetooth Software Stack and software development tools is available in separate documentation from CSR.

## **Package Options**

- 96-Ball VFBGA 8x8x1.0mm 0.65mm Pitch
- 96-Ball VFBGA 6x6x1.0mm 0.5mm Pitch



# **Device Diagram**



Figure 2: BlueCore2-External Device Diagram





# **Device Pinout Diagram**<sup>(2)</sup>

|                  |                                                                 |                                               | C                                          | )rienta                                         | tion fro                                         | om top                                              | of dev                                                           | vice                                             |                                                        |                                                       |                                                             |
|------------------|-----------------------------------------------------------------|-----------------------------------------------|--------------------------------------------|-------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|
|                  | 1                                                               | 2                                             | 3                                          | 4                                               | 5                                                | 6                                                   | 7                                                                | 8                                                | 9                                                      | 10                                                    | 11                                                          |
| A<br>B<br>C<br>D | A1<br>VDD_PIO<br>B1<br>PIO[4]/USB_ON<br>C1<br>PIO[0]/RXEN<br>D1 | C2<br>PIO[1]/TXEN<br>D2                       | C3<br>PIO[6]/<br>CLK REQ<br>D3             | A4<br>SPI_CSB<br>B4<br>SPI_MISO<br>C4<br>PIO[9] | A5<br>SPL_MOSI<br>B5<br>SPL_CLK<br>C5<br>PI0[10] | $(A6)$ $USB_D.(1)$ $(B6)$ $UART_CTS$ $(C6)$ PIO[11] | (A7)<br>USB_D+ <sup>(1)</sup><br>(B7)<br>UART_RTS<br>(C7)<br>VSS | A8<br>VDD_CORE<br>B8<br>PCM_CLK<br>C8<br>UART_TX | A9<br>VSS_CORE<br>B9<br>PCM_OUT<br>C9<br>UART_RX<br>D9 | A10<br>VDD_PADS<br>B10<br>PCM_IN<br>C10<br>CSB<br>D10 | A11<br>VSS_PADS<br>B11<br>PCM_SYNC<br>C11<br>VSS_MEM<br>D11 |
| E<br>F           | VDD_RADIO<br>E1<br>RF_IN<br>F1<br>TX B                          | AUX_DAC<br>E2<br>VSS_RADIO<br>F2<br>VSS_RADIO |                                            | В                                               |                                                  |                                                     |                                                                  |                                                  | A[0]<br>(E9)<br>A[1]<br>(F9)<br>A[3]                   | REB<br>(E10)<br>WEB<br>(F10)<br>A[4]                  | VDD_MEM<br>(E11)<br>A(2)<br>(F11)<br>A(5)                   |
| G<br>H           | G1<br>TX.A<br>H1                                                | USS_RADIO                                     | G3<br>TEST_EN<br>H3                        |                                                 |                                                  |                                                     |                                                                  |                                                  | (G9)<br>(G9)<br>(H9)                                   | (G10)<br>A[7]<br>(H10)                                | (G11)<br>(H11)<br>(H11)                                     |
| J                | VDD_VCO<br>UD_VCO<br>LOOP_FILTER<br>K1<br>VDD_ANA               | VSS_VCO<br>USS_VCO<br>VSS_VCO<br>VSS_ANA      | VDD_RADIO<br>UJ3<br>AIO[2]<br>K3<br>AIO[0] | (J4)<br>D[14]<br>(K4)<br>D[15]                  | (J5)<br>D[11]<br>(K5)<br>D[12]                   | (J6)<br>D[8]<br>(K6)<br>D[9]                        | (J7)<br>D[5]<br>(K7)<br>D[6]                                     | (J8)<br>A[12]<br>(K8)<br>D[0]                    | A[9]<br>(J9)<br>A[13]<br>(K9)<br>A[16]                 | A[10]<br>(J10)<br>A[14]<br>(K10)<br>A[17]             | A[11]<br>(J11)<br>A[15]<br>(K11)<br>A[18]                   |
| L                | L1<br>XTAL_IN                                                   | L2<br>XTAL_OUT                                | L3<br>VSS_ANA                              | L4<br>AIO[1]                                    | L5<br>D[13]                                      | L6<br>D[10]                                         | L7<br><sub>D[7]</sub>                                            | L8<br><sub>D[4]</sub>                            | L9<br>D[1]                                             | (L10)<br>D[2]                                         | (L11)<br><sub>D[3]</sub>                                    |

#### Note:

(1) USB functions are available on BC212015A only.

<sup>(2)</sup> Device pinout diagram is the same for both 8x8x1mm package (DN) and 6x6x1mm package (EN).

Figure 3: BlueCore2-External Device Pinout



# **Device Terminal Functions**

| Terminal Name              | Pad Type                                               | Ball | Description                                              |
|----------------------------|--------------------------------------------------------|------|----------------------------------------------------------|
| Radio                      | 1                                                      | L    |                                                          |
| RF_IN                      | Analog                                                 | E1   | Single ended receiver input                              |
| PIO[1] / TXEN              | Bidirectional with weak internal pull-up/down          | C2   | Control output for external PA Class 1 only (=PIO[1])    |
| PIO[0] / RXEN              | Bidirectional with weak internal pull-up/down          | C1   | Control output for external LNA (if fitted)<br>(=PIO[0]) |
| TX_A                       | Analog                                                 | G1   | Transmitter output/Switched Receiver input               |
| TX_B                       | Analog                                                 | F1   | Complement of TX_A                                       |
| AUX_DAC                    | Analog                                                 | D2   | Voltage DAC output                                       |
| Synthesiser and Oscillator | •                                                      |      |                                                          |
| XTAL_IN                    | Analog                                                 | L1   | For crystal or external clock input                      |
| XTAL_OUT                   | Analog                                                 | L2   | Drive for crystal                                        |
| LOOP_FILTER                | Analog                                                 | J1   | Connection to external PLL loop filter                   |
| External Memory Port       |                                                        |      |                                                          |
| REB                        | CMOS output, tristatable with internal weak pull-up    | D10  | Read enable for external memory (active low)             |
| WEB                        | CMOS output, tristatable with<br>internal weak pull-up | E10  | Write enable for external memory (active low)            |
| CSB                        | CMOS output, tristatable with weak internal pull-up    | C10  | Chip select for external memory (active low)             |
| A[18:0]                    | CMOS output                                            | (1)  | Address lines                                            |
| D[15:0]                    | Bidirectional with<br>weak internal pull-down          | (1)  | Data bus                                                 |
| PCM Interface              |                                                        |      |                                                          |
| PCM_OUT                    | CMOS output, tristatable with weak internal pull-down  | B9   | Synchronous data output                                  |
| PCM_IN                     | CMOS input with<br>weak internal pull-down             | B10  | Synchronous data input                                   |
| PCM_SYNC                   | Bidirectional with<br>weak internal pull-down          | B11  | Synchronous data strobe                                  |
| PCM_CLK                    | Bidirectional with<br>weak internal pull-down          | B8   | Synchronous data clock                                   |
| USB and UART               |                                                        |      |                                                          |
| UART_TX                    | CMOS output                                            | C8   | UART data output                                         |
| UART_RX                    | CMOS input with weak internal pull-down                | C9   | UART data input                                          |
| UART_RTS                   | CMOS output, tristatable with<br>internal weak pull-up | B7   | UART ready to send                                       |
| UART_CTS                   | CMOS input with weak internal pull-down                | B6   | UART clear to send                                       |
| USB_D+ (2)                 | Bidirectional                                          | A7   | USB data plus                                            |
| USB_D- <sup>(2)</sup>      | Bidirectional                                          | A6   | USB data minus                                           |

#### Note:

(1) See Address and Data Bus tables at the end of this section.

<sup>(2)</sup> These terminals are available on BC212015A only.



# **Product Data Sheet**

# **Device Terminal Functions**

| Terminal Name           | Pad Type                                                      | Ball | Description                                                              |
|-------------------------|---------------------------------------------------------------|------|--------------------------------------------------------------------------|
| Test and Debug          |                                                               |      |                                                                          |
| RESET                   | CMOS input with weak internal<br>pull-down                    | F3   | Reset if high                                                            |
| SPI_CSB                 | CMOS input with weak internal<br>pull-up                      | A4   | Chip select for Synchronous Serial Interface                             |
| SPI_CLK                 | CMOS input with weak internal<br>pull-down                    | B5   | Synchronous Serial Interface Clock                                       |
| SPI_MOSI                | CMOS input with weak internal<br>pull-down                    | A5   | Synchronous Serial Interface data input                                  |
| SPI_MISO                | CMOS output, tristatable with<br>weak internal pull-down      | B4   | Synchronous Serial Interface data output                                 |
| TEST_EN                 | CMOS input with strong internal<br>pull-down                  | G3   | For test purposes only (leave unconnected)                               |
| PIO Port                |                                                               |      |                                                                          |
| PIO[2] /USB_PULL_UP (1) | Bidirectional with programmable weak internal pull-up/down    | B3   | PIO or USB pull-up (via $1.5k\Omega$ resistor to USB_D+)                 |
| PIO[3] /USB_WAKE_UP (1) | Bidirectional with programmable weak internal pull-up/down    | B2   | PIO or Output goes high to wake up PC when in USB mode                   |
| PIO[4] /USB_ON (1)      | Bidirectional with programmable weak internal pull-up/down    | B1   | PIO or USB on (input senses when VBUS is high, wakes BlueCore2-External) |
| PIO[5] / USB_DETACH (1) | Bidirectional with programmable weak internal pull-up/down    | A3   | PIO line or chip detaches from USB when this input is high               |
| PIO[6] / CLK_REQ        | Bidirectional with programmable weak internal pull-up/down    | C3   | PIO line or clock request for external clock line                        |
| PIO[7] / RAM_CSB        | Bidirectional with programmable<br>weak internal pull-up/down | E3   | Programmable Input/Output line                                           |
| PIO[8]                  | Bidirectional with programmable<br>weak internal pull-up/down | D3   | Programmable Input/Output line                                           |
| PIO[9]                  | Bidirectional with programmable weak internal pull-up/down    | C4   | Programmable Input/Output line                                           |
| PIO[10]                 | Bidirectional with programmable weak internal pull-up/down    | C5   | Programmable Input/Output line                                           |
| PIO[11]                 | Bidirectional with programmable weak internal pull-up/down    | C6   | Programmable Input/Output line                                           |
| AIO[0]                  | Bidirectional                                                 | K3   | Programmable Input/Output line                                           |
| AIO[1]                  | Bidirectional                                                 | L4   | Programmable Input/Output line                                           |
| AIO[2]                  | Bidirectional                                                 | J3   | Programmable Input/Output line                                           |

#### Note:

<sup>(1)</sup> USB functions are available on BC212015A only.



# **Device Terminal Functions**

| <b>Power Supplies and Con</b> | trol |              |                                                       |
|-------------------------------|------|--------------|-------------------------------------------------------|
| VDD_RADIO                     | VDD  | D1, H3       | Positive supply connection for RF circuitry           |
| VDD_VCO                       | VDD  | H1           | Positive supply for VCO and synthesiser<br>circuitry  |
| VDD_ANA                       | VDD  | K1           | Positive supply for analogue circuitry                |
| VDD_CORE                      | VDD  | A8           | Positive supply for internal digital circuitry        |
| VDD_PIO                       | VDD  | A1           | Positive supply for PIO & AUX DAC                     |
| VDD_PADS                      | VDD  | A10          | Positive supply for all other Input/Output            |
| VDD_MEM                       | VDD  | D11          | Positive supply for external memory port & AIO        |
| VSS_RADIO                     | VSS  | E2,<br>F2,G2 | Ground connections for RF circuitry                   |
| VSS_VCO                       | VSS  | J2, H2       | Ground connections for VCO and synthesiser            |
| VSS_ANA                       | VSS  | L3, K2       | Ground connections for analogue circuitry             |
| VSS_CORE                      | VSS  | A9           | Ground connection for internal digital circuitry      |
| VSS_PIO                       | VSS  | A2           | Ground connection for PIO & AUX DAC                   |
| VSS_PADS                      | VSS  | A11          | Ground connection for Input/Output except memory port |
| VSS_MEM                       | VSS  | C11          | Ground connection for external memory port            |
| VSS                           | VSS  | C7           | Ground connection for internal package shield         |

| Address Lines |      |  |  |  |  |
|---------------|------|--|--|--|--|
| Terminal      | Ball |  |  |  |  |
| A[0]          | D9   |  |  |  |  |
| A[1]          | E9   |  |  |  |  |
| A[2]          | E11  |  |  |  |  |
| A[3]          | F9   |  |  |  |  |
| A[4]          | F10  |  |  |  |  |
| A[5]          | F11  |  |  |  |  |
| A[6]          | G9   |  |  |  |  |
| A[7]          | G10  |  |  |  |  |
| A[8]          | G11  |  |  |  |  |
| A[9]          | H9   |  |  |  |  |
| A[10]         | H10  |  |  |  |  |
| A[11]         | H11  |  |  |  |  |
| A[12]         | J8   |  |  |  |  |
| A[13]         | J9   |  |  |  |  |
| A[14]         | J10  |  |  |  |  |
| A[15]         | J11  |  |  |  |  |
| A[16]         | K9   |  |  |  |  |
| A[17]         | K10  |  |  |  |  |
| A[18]         | K11  |  |  |  |  |

| Data Bus |      |  |  |  |  |
|----------|------|--|--|--|--|
| Terminal | Ball |  |  |  |  |
| D[0]     | K8   |  |  |  |  |
| D[1]     | L9   |  |  |  |  |
| D[2]     | L10  |  |  |  |  |
| D[3]     | L11  |  |  |  |  |
| D[4]     | L8   |  |  |  |  |
| D[5]     | J7   |  |  |  |  |
| D[6]     | K7   |  |  |  |  |
| D[7]     | L7   |  |  |  |  |
| D[8]     | J6   |  |  |  |  |
| D[9]     | K6   |  |  |  |  |
| D[10]    | L6   |  |  |  |  |
| D[11]    | J5   |  |  |  |  |
| D[12]    | K5   |  |  |  |  |
| D[13]    | L5   |  |  |  |  |
| D[14]    | J4   |  |  |  |  |
| D[15]    | K4   |  |  |  |  |



# **Electrical Characteristics**

| Absolute Maximum Ratings                                 |          |          |  |  |  |  |  |
|----------------------------------------------------------|----------|----------|--|--|--|--|--|
| Rating                                                   | Min      | Мах      |  |  |  |  |  |
| Storage Temperature                                      | -40°C    | +105°C   |  |  |  |  |  |
| Supply Voltage: VDD_RADIO, VDD_VCO,<br>VDD_ANA, VDD_CORE | -0.4V    | 1.9V     |  |  |  |  |  |
| Supply Voltage: VDD_PADS, VDD_PIO, VDD_MEM               | -0.4V    | 3.6V     |  |  |  |  |  |
| Other Terminal Voltages (except 5V tolerant)             | VSS-0.4V | VDD+0.4V |  |  |  |  |  |

| Recommended Operating Conditions                         |       |       |  |  |  |  |
|----------------------------------------------------------|-------|-------|--|--|--|--|
| Operating Condition                                      | Min   | Мах   |  |  |  |  |
| Operating Temperature range                              | -40°C | 105°C |  |  |  |  |
| Supply Voltage: VDD_RADIO, VDD_VCO,<br>VDD_ANA, VDD_CORE | 1.70V | 1.90V |  |  |  |  |
| Supply Voltage: VDD_PADS, VDD_PIO, VDD_MEM               | 1.70V | 3.60V |  |  |  |  |

#### **Input/Output Terminal Characteristics**

VDD\_CORE, VDD\_RADIO, VDD\_VCO and VDD\_ANA are at 1.8V unless shown otherwise VDD\_PADS, VDD\_PIO and VDD\_MEM are at 3.0V unless shown otherwise

| Digital Terminals                                                                                                                                                                                                                                                                                       | Min                               | Тур              | Мах                     | Unit                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------|-------------------------|----------------------|
| Input Voltage<br>Vi∟ input logic level low (VDD=3.0V)<br>(VDD=1.8V)<br>Vi⊣ input logic level high                                                                                                                                                                                                       | -0.4<br>-0.4<br>0.7VDD            | -<br>-           | +0.8<br>+0.4<br>VDD+0.4 | V<br>V<br>V          |
| Input Current<br>TEST_EN input high IIH<br>SPI_CSB input low IIL<br>PIO with pull up selected input low IIL<br>All other inputs, in any state II (0V≤VIN <vdd)< td=""><td>+10<br/>-5<br/>-5<br/>-1</td><td>-<br/>-<br/>-</td><td>+200<br/>-1<br/>-1<br/>+5</td><td>μΑ<br/>μΑ<br/>μΑ<br/>μΑ</td></vdd)<> | +10<br>-5<br>-5<br>-1             | -<br>-<br>-      | +200<br>-1<br>-1<br>+5  | μΑ<br>μΑ<br>μΑ<br>μΑ |
| Output Voltage<br>VoL output logic level low, (Io = 4.0mA), VDD=3.0V<br>VoL output logic level low, (Io = 4.0mA), VDD=1.8V<br>Voн output logic level high, (Io = 4.0mA), VDD=3.0V<br>Voн output logic level high, (Io = 4.0mA), VDD=1.8V                                                                | -<br>-<br>-<br>VDD-0.2<br>VDD-0.4 | -<br>-<br>-<br>- | 0.2<br>0.4<br>-         | V<br>V<br>V<br>V     |
| Tri-state Leakage Current (See input current except for)<br>SPI_MISO, PCM_OUT, UART_RTS<br>CSB, WEB, REB: (VDD=3.0V)<br>(VDD=1.8V)                                                                                                                                                                      | -1<br>-1                          | -                | +5<br>+2                | μΑ<br>μΑ             |
| Ci Input Capacitance                                                                                                                                                                                                                                                                                    | 2.5                               | -                | 10                      | pF                   |

#### Note:

Current drawn into a pin is defined as positive, current supplied out of a pin is defined as negative.



## **Electrical Characteristics**

| Input/Output Terminal Characteristics (continued)                                                                                                                   |                                          |                             |                                         |                         |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------|-----------------------------------------|-------------------------|--|--|--|
| Power-on Reset                                                                                                                                                      | Min                                      | Тур                         | Мах                                     | Unit                    |  |  |  |
| VDD falling threshold<br>VDD rising threshold<br>Hysteresis                                                                                                         |                                          | 1.4<br>1.6<br>0.2           | -<br>-<br>-                             | V<br>V<br>V             |  |  |  |
| USB Terminals                                                                                                                                                       | Min                                      | Тур                         | Max                                     | Unit                    |  |  |  |
| Input threshold<br>Vi∟ input logic level low<br>Vi⊣ input logic level high                                                                                          | -<br>0.7VDD_PADS                         | -                           | 0.3VDD_PADS<br>-                        | V<br>V                  |  |  |  |
| Input leakage current, VSS_PADS <vin<vdd_pads< td=""><td>-1</td><td>-</td><td>1</td><td>μΑ</td></vin<vdd_pads<>                                                     | -1                                       | -                           | 1                                       | μΑ                      |  |  |  |
| Ci Input Capacitance                                                                                                                                                | 2.5                                      | -                           | 10                                      | pF                      |  |  |  |
| Output levels to correctly terminated USB cable<br>VoL output logic level low<br>Voн output logic level high                                                        | 0<br>2.8                                 | -<br>-                      | 0.2<br>VDD_PADS                         | V<br>V                  |  |  |  |
| Auxiliary DAC                                                                                                                                                       | Min                                      | Тур                         | Max                                     | Unit                    |  |  |  |
| Resolution<br>Output Step Size                                                                                                                                      |                                          | 13                          | 8                                       | bits<br>mV              |  |  |  |
| Output voltage<br>Voltage range (Io = 0)<br>Current range<br>Minimum output voltage (Io = 200µA)<br>Maximum output voltage (Io = -10mA)<br>Tristate leakage current | VSS_PIO<br>-10<br>0<br>VDD_PIO-0.3<br>-1 | -<br>-<br>-<br>-            | VDD_PIO<br>+0.2<br>0.2<br>VDD_PIO<br>+1 | V<br>mA<br>V<br>V<br>μA |  |  |  |
| Accuracy<br>Gain Error<br>Offset<br>Linearity<br>Settling Time (50pF load)                                                                                          |                                          | ±5%<br>±3<br>Monotonic<br>5 |                                         | LSB<br>µs               |  |  |  |
| Crystal Oscillator                                                                                                                                                  | Min                                      | Тур                         | Max                                     | Unit                    |  |  |  |
| Crystal frequency <sup>(1)</sup>                                                                                                                                    | 8.0                                      | -                           | 32.0                                    | MHz                     |  |  |  |
| Digital trim range <sup>(1) (2)</sup>                                                                                                                               | 5                                        | 6.2                         | 8                                       | pF                      |  |  |  |
| Trim step size <sup>(2)</sup>                                                                                                                                       | -                                        | 0.1                         | -                                       | pF                      |  |  |  |
| Negative tranconductance                                                                                                                                            | 2.0                                      | -                           | -                                       | mS                      |  |  |  |

#### Note:

<sup>(1)</sup> Integer multiple of 250kHz.

<sup>(2)</sup> The difference between the local capacitance at minimum and maximum settings of the internal digital trim. The same setting of the digital trim is applied to both XTAL\_IN and XTAL\_OUT.

Current drawn into a pin is defined as positive, current supplied out of a pin is defined as negative.



# **Electrical Characteristics**

### **Radio Characteristics**

VDD = 1.8V Temperature = 20°C Frequency=2.441GHz

| VDD = 1.8V Temperature = 20 C Frequency=2.441GHz        |     | · · · · · | · · · · · |                            | Y    |
|---------------------------------------------------------|-----|-----------|-----------|----------------------------|------|
| Receiver                                                | Min | Тур       | Max       | Bluetooth<br>Specification | Unit |
| Sensitivity at 0.1% BER <sup>(1)</sup>                  | -   | -85       | -         | ≤-70                       | dBm  |
| Maximum received signal at 0.1% BER <sup>(1)</sup>      | -   | -5.0      | -         | ≥-20                       | dBm  |
| C/I Co-channel (1)                                      | -   | 9         | -         | ≤11                        | dB   |
| Adjacent channel selectivity C/I 1MHz <sup>(1)</sup>    | -   | -2.0      | <b>-</b>  | ≤0                         | dB   |
| 2nd adjacent channel selectivity C/I 2MHz (1)           | -   | -34       | -         | ≤-30                       | dB   |
| 3rd adjacent channel selectivity C/I ≥3MHz (1) (2)      | -   | -43       | -         | ≤-40                       | dB   |
| Image rejection C/I <sup>(1) (3)</sup>                  | -   | -12       | -         | ≤-9                        | dB   |
| Maximum level of intermodulation interferers (1) (4)    | -   | -30       | -         | ≤-39                       | dBm  |
| Maximum level of GSM signal at 1.8GHz (5)               | -   | -7        | -         | -                          | dBm  |
| Maximum level of W-CDMA signal at 1.8GHz <sup>(5)</sup> | -   | -9.5      | -         | -                          | dBm  |
| Maximum level of W-CDMA signal at 2.2GHz (5)            | -   | -11       | -         | -                          | dBm  |
| Transmitter                                             | Min | Тур       | Max       | Bluetooth<br>Specification | Unit |
| Maximum RF transmit power <sup>(1)</sup>                | -   | 7.0       | -         | -6 to +4                   | dBm  |
| RF power control range <sup>(1)</sup>                   | -   | 30        | -         | ≥16                        | dB   |
| RF power range control resolution                       | -   | 2.0       | -         | -                          | dB   |
| 20dB bandwidth for modulated carrier                    | -   | 900       | -         | ≤1000                      | kHz  |
| 2nd adjacent channel transmit power (1)                 | -   | -52       | -         | ≤-20                       | dBm  |
| 3rd adjacent channel transmit power (1)                 | -   | -57       | -         | ≤-40                       | dBm  |

#### Notes:

(1) Measured according to the Bluetooth specification.

<sup>(2)</sup> Up to five spurious responses within Bluetooth limits are allowed.

(3) At carrier -3MHz.

(4) Measured at f1-f2=5MHz.

(5) For 0.1% BER with wanted input at -67dBm, and with the RF filter removed from the circuit.

Results shown are referenced to input of the RF balun.

| Current Consumption(1)                                   |     |      |      |
|----------------------------------------------------------|-----|------|------|
| VDD = 1.8V Temperature = 20°C                            |     |      |      |
| Mode                                                     | Avg | Peak | Unit |
| SCO connection HV3 (1s interval sniff mode) (Slave)      | 28  | -    | mA   |
| SCO connection HV3 (1s interval sniff mode) (Master)     | 28  | -    | mA   |
| SCO connection HV1 (Slave)                               | 53  | -    | mA   |
| SCO connection HV1 (Master)                              | 53  | -    | mA   |
| ACL data transfer 115.2kbps UART (Master)                | 15  | -    | mA   |
| ACL data transfer 720kbps USB (Slave)                    | 61  | -    | mA   |
| ACL data transfer 720kbps USB (Master)                   | 61  | -    | mA   |
| ACL connection, Sniff Mode 40ms interval, 38.4kbps UART  | 4   | -    | mA   |
| ACL connection, Sniff Mode 1.28s interval, 38.4kbps UART | 0.5 | -    | mA   |
| Parked Slave, 1.28s beacon interval, 38.4kbps UART       | 0.6 | -    | mA   |
| Deep Sleep Mode                                          | 15  | -    | μΑ   |
| Peak RF current during RF burst                          | 80  | -    | mA   |

#### Note:

<sup>(1)</sup> Current consumption is for BC212015A and includes current supplied to external 3V Flash ROM. 1.8V Flash ROM will further reduce this figure.



# **Description of Functional Blocks**

## **Radio Transceiver and Synthesiser**

The receiver features a near-zero IF architecture that allows the channel filters to be integrated on to the die. Sufficient out-of-band blocking specification at the LNA input allows the radio to be used in close proximity to GSM and W-CDMA cellular phone transmitters without being de-sensitised. The use of a digital FSK discriminator means that no discriminator tank is needed and its excellent performance in the presence of noise allows BlueCore2-External to exceed the Bluetooth requirements for co-channel and adjacent channel rejection. Fast AGC is implemented by measuring the RSSI on a slot-by-slot basis and adjusting the front-end LNA gain to keep the first mixer input signal within a limited range. This improves the dynamic range of the receiver in interference-limited environments.

The transmitter features a direct IQ modulator to minimise the frequency drift during a transmit timeslot and results in a well controlled modulation index. A digital baseband transmit filter provides the required spectral shaping.

The maximum transmit power of +7dBm allows BlueCore2-External to be used in Class 2 and Class 3 radios and its support for transmit power control allows a simple implementation for Class 1 with an external RF power amplifier.

The radio synthesiser is fully integrated with no requirement for an external VCO screening can, varactor tuning diodes or LC resonators.

The radio has several built-in automatic calibration routines to maintain the radio performance within specification across temperature and ageing. No LNA, PA or TX/RX switch is required for Class 2 operation aross the device's full operating temperature range.

#### **Auxiliary Features**

The device contains two clock sources: one reference oscillator for the RF carrier frequency and one low frequency clock oscillator that is used as an interval timer during sleep modes, i.e., Sniff, Hold or Park.

The reference oscillator requires an external crystal. Alternatively, the crystal terminals can be driven from an external reference clock.The reference frequency can be in the range of 8-32MHz in multiples of 250kHz.

The low frequency clock oscillator requires no external components. It is calibrated automatically and maintains an accuracy of better than 250ppm. This oscillator consumes less than  $2\mu A$  and is permanently enabled.

## **Physical Layer DSP Hardware Engine**

Dedicated logic is used for forward error correction, header error control, cyclic redundancy check, encryption, data whitening, access code correlation and audio transcoding to translate between A-law, µlaw and linear voice data from the host and A-law, µ-law and Continuously Variable Slope Delta (CVSD) voice data over the air, voice interpolation for lost packets and rate mismatches are performed by the software.

## **Burst Mode Controller**

During radio transmission the Burst Mode Controller (BMC) constructs a packet from header information previously loaded into memory-mapped registers by the software and payload data/voice taken from the appropriate ring buffer in RAM. During radio receptions, the burst mode controller stores the packet header in memory-mapped registers and the payload data in the appropriate ring buffer in RAM. This architecture minimises the intervention required by the processor during transmission and reception.

# Microcontroller, Interrupt Controller and Event Timer

The microcontroller, interrupt controller and event timer run the Bluetooth software stack and control the radio and host interfaces. A 16-bit RISC microcontroller is used for low power consumption and efficient use of memory.

## **Memory Management Unit**

The memory management unit provides a number of dynamically allocated ring buffers that hold the data which is in transit between the host and the air or vice versa. The dynamic allocation of memory ensures efficient use of the available RAM and is performed by a hardware memory management unit to minimise the overheads on the processor during data/voice transfers.

## RAM

32Kbytes of on-chip RAM is provided and is shared between the ring buffers used to hold voice/data for each active connection and the general purpose memory required by the Bluetooth stack.

## ROM

Up to 8Mbits of external Flash or masked programmed ROM (16 bit data words) can be attached giving maximum flexibility for running complete applications on chip. The ROM can be programmed over the synchronous serial/UART or USB interfaces after the device is mounted in the target application.



# **CSR Bluetooth Software Stack**

BlueCore2-External is supplied with Bluetooth stack firmware that runs on its microcontroller and is resident in the external Flash memory. The stack occupies 4Mbits of storage.

The BlueCore Stack Software is compliant with the Bluetooth v1.1 specification. It implements all the features described in the specification, including optional features.

Piconets: up to seven slaves.

Power Saving: Hold, Sniff and Park

Data integrity: Channel Quality Driven Data Rate (CQDDR) and RSSI

Audio: full support for SCO

Role Switch: can reverse master/slave relationship

#### **Device Firmware Upgrade**

BlueCore2-External is supplied with boot loader software which implements a standard Device Firmware Upgrade (DFU) capability. This allows new firmware to be uploaded to the external Flash memory through BlueCore2-External's UART/USB ports.

# Additional Software for Host Implementation

A companion device, BlueCore2-PC can be ordered which includes software for a full Windows 98/ME or Windows 2000 Bluetooth host-side stack and application together with the IC hardware described in this datasheet. Contact CSR for more details.

# Additional Software for Other Embedded Applications

When the upper layers of the Bluetooth protocol stack are run as firmware on BlueCore2-External a UART software driver is supplied that presents the HCI, L2CAP, RFCOMM and Service discovery APIs to higher Bluetooth stack layers running on the host. The code is provided as 'C' source or object code.

Other software drivers can be developed on request. Contact CSR Sales for more information.

#### **Casira Development System**

This is available to allow the evaluation of BlueCore2-External hardware and software and as the base of a toolkit for developing host software. Contact CSR Sales for more information.

#### **Profiles Supported Via HCI**

The supplied software stack is a full implementation of Bluetooth up to and including HCI, so all profiles and associated applications are supported.

# Application Specific Software Development Environment

Firmware supplied with BlueCore2-External contains a protected user software execution environment as a Virtual Machine (VM). The user may write custom application code to run on the BlueCore VM using the BlueLab software development kit, available separately from CSR. This code will then execute alongside the main BlueCore firmware. The user is able to make calls to the BlueCore firmware for various operations.

The execution environment is structured so the user application does not adversely affect the main software routines, thus ensuring that the Bluetooth stack software component does not need requalification when the application is changed.

Using the VM and BlueLab, the user is able to develop applications such as a cordless headset or other profiles without the requirement of a host controller. BlueLab is supplied with example code, including a full implementation of the headset profile.



# **External Interfaces**

## Transmitter/Receiver Inputs/Output

Terminals TX\_A and TX\_B form a balanced current output. They require a DC connection to VDD and should be connected through a balun to the antenna. The output impedance is capacitive and remains constant irrespective of whether the transmitter is enabled or disabled. For Class 2 operation these terminals also act as differential receive input terminals with an internal TX/RX switch.

For Class 1 operation the RF\_IN ball is provided, which is single-ended and presents a capacitive input. A swing of up to 0.5V rms can be tolerated at this terminal. An external antenna switch can be connected to RF\_IN.

# Asynchronous Serial Data Port (UART) and USB Port

UART\_TX, UART\_RX, UART\_RTS, and UART\_CTS form a conventional asynchronous data serial port. The interface is designed to operate correctly when connected to other UART devices such as the NS16550A. The signalling levels are 0V and VDD\_PADS. The interface is programmable over a variety of bit rates; no, even or odd parity; one or two stop bits and hardware flow control on or off. The default condition on power-up is pre-assigned in the external Flash memory.

The maximum UART data rate is 1.5Mbit/s. Two-way hardware flow control is implemented by UART\_RTS and UART\_CTS. UART\_RTS is an output and is active low. UART\_CTS is an input and is active low. These signals operate according to normal industry convention.

The port carries a number of logical channels: HCI data (both SCO and ACL), HCI commands and events, L2CAP API, RFCOMM API, Service Discovery API and device management. For the UART, these are combined into a robust tunnelling protocol, BlueCore Serial Protocol (BCSP), where each channel has its own software flow control and cannot block other data channels. In addition, the Bluetooth specification part H4 format is supported.

Alternatively a firmware version is available to support full speed (12Mbit/s) USB. USB\_D+ and USB\_D- are available on dedicated terminals. Both Open Host Controller Interface (OHCI) and Upper Host Controller Interfaces (UHCI) are supported.

The firmware in Flash can be downloaded through this port by DFU if the CSR-supplied boot loader is first programmed. Firmware shipped with BlueCore2-External includes security features to prevent misuse of this upgrade facility.

**External Interfaces** 

## **PCM Codec Interface**

PCM\_OUT, PCM\_IN, PCM\_CLK, PCM\_SYNC carry up to three bidirectional channels of voice data, each at 8 ks/s. The format of the PCM samples can be 8-bit A-law, 8-bit  $\mu$ -law, 13-bit linear or 16-bit linear. The PCM\_CLK and PCM\_SYNC terminals can be configured as inputs or outputs depending on whether BlueCore2-External is the master or slave of the PCM interface.

BlueCore2-External interfaces directly to PCM audio devices such as the:

Qualcomm MSM 3000 series and MSM 5000 series CDMA devices,

**OKI MSM7705** four channel  $\mu$ /A-law codec, **Motorola MC145481** 8-bit  $\mu$ /A-law codec, **Motorola MC145483** 13-bit linear codec and the **Mitel MT93LI6** Echo cancelling codec.

BlueCore2-External is also compatible with the Motorola SSI<sup>™</sup> interface.

## Synchronous Serial Port

BlueCore2-External is a slave device using terminals SPI\_MOSI, SPI\_MISO, SPI\_CLK and SPI\_CSB. This interface is used for program emulation/debug and IC test. It is also the means by which the external Flash ROM may be programmed 'in situ' before any 'boot' program is loaded. The designer should be aware that no security protection is built into the hardware or firmware associated with this port.

## Parallel PIO Port

Fifteen lines of programmable bidirectional I/O are provided. PIO[11:0] are powered from VDD\_PIO and AIO[2:0] are powered from VDD\_MEM. PIO[0] and PIO[1] are normally dedicated to TXEN and RXEN, but they are available for general use. Any of the PIO lines can be configured as interrupt request lines or as wake-up lines from sleep modes. PIO[6] can be configured as a request line for an external clock source. This is useful when the clock to BlueCore2-External is provided from a system ASIC.

## I<sup>2</sup>C Interface

PIO[3] and PIO[2] can be used to form a master I<sup>2</sup>C interface. The interface is formed using software to drive these lines and is thus suited only to relatively slow functions such as driving a dot matrix LCD display, a keyboard scanner or an EEPROM.



# **Application Information**

# Transmit and receive port impedances for 8x8x1mm package





#### Note:

TX\_A is in antiphase with TX\_B.

ZTTX\_A, ZTTX\_B are the output impedances of ports TX\_A and TX\_B with BlueCore2-External in transmit mode. ZRTX\_A, ZRTX\_B are the output impedances of ports TX\_A and TX\_B with BlueCore2-External in receive mode.

Figure 4: TX\_A and TX\_B Transmit and Receive modes impedance data



#### 20 10 à 0 -10 -20 -30 dBm -40 -50 -60 -70 -80 -90 -100 15 25 35 45 55 105 -35 -25 -15 -5 5 65 75 85 95 Temperature (°C) Minimum allowed transmit power (Class 2) BlueCore2-External minimum detectable signal strength Minimum allowed sensitivity BlueCore2-External transmit power

# **Typical Radio Performance**

#### Note:

Results obtained using CSRs evaluation circuit, see figure 9.





#### Notes:

Results obtained using CSRs evaluation circuit, see figure 9. Transmit power: 7dBm. Data: complete DH5 packet including pre-amble. Temperature: 20°C.

Figure 6: Transmitter Eye Diagram





#### Notes:

<sup>(1)</sup> Maximum allowed adjacent channel power (f=f<sub>0</sub> + 2MHz). <sup>(2)</sup> Maximum allowed adjacent channel power (f=f<sub>0</sub> + 3MHz). Measurement resolution bandwidth = 100kHz. Results obtained using CSR's evaluation circuit, see figure 9. Temperature: 20°C.

Figure 7: Wideband transmit spectrum



#### Notes:

<sup>(1)</sup> Maximum allowed 20dB bandwidth.
 Measurement resolution bandwidth = 10kHz.
 Results obtained using CSR's evaluation circuit, see figure 9.
 Temperature: 20°C.

Figure 8: Narrowband transmit spectrum



# **Evaluation Circuit**







# Package Dimensions



Figure 10: BlueCore2-External package dimensions



## **Ordering and Contact Information**

# **Ordering and Contact Information**

| Order Number   | Package | Interface Version | Shipment Method |
|----------------|---------|-------------------|-----------------|
| BC212015ADN-E4 | 8x8x1mm | USB and UART      | Tape and reel   |
| BC212015ADN-Y1 | 8x8x1mm | USB and UART      | Tray (dry pack) |
| BC212013ADN-E4 | 8x8x1mm | UART only         | Tape and reel   |
| BC212013ADN-Y1 | 8x8x1mm | UART only         | Tray (dry pack) |
| BC212015AEN-E4 | 6x6x1mm | USB and UART      | Tape and reel   |
| BC212015AEN-Y1 | 6x6x1mm | USB and UART      | Tray (dry pack) |
| BC212013AEN-E4 | 6x6x1mm | UART only         | Tape and reel   |
| BC212013AEN-Y1 | 6x6x1mm | UART only         | Tray (dry pack) |

**Packaging Options:** 

2Kpcs Taped & Reeled (E4) 348pcs Tray (5 Trays to a box) (Y1)

# **Contact CSR Worldwide**

#### CSR USA

1651 N. Collins Blvd. Suite 210 Richardson TX75080 USA Tel: +1 972 238 2300 Fax: +1 972 231 1440 e-mail: sales@csr.com

#### CSR Denmark

Novi Science Park Niels Jernes Vej 10 9220 Aalborg East Denmark Tel: +45 72 200 380 Fax: +45 96 354 599 e-mail: sales@csr.com

#### **CSR Head Office**

Cambridge Science Park Milton Road Cambridge, CB4 0WH United Kingdom Tel: +44 (0) 1223 692 000 Fax: +44 (0) 1223 692 001 e-mail: sales@csr.com

## CSR Singapore

Blk 5, Ang Mo Kio Industrial Park 2A AMK Tech II, #07-08 Singapore 567760 Tel: +65 484 2212 Fax: +65 484 2219 e-mail: sales@csr.com

#### CSR Japan

CSR KK Miyasaka LK Building 3F 43-23, 3 Chome Shimorenjaku Mitaka-shi, Tokyo Japan 181-0013 Tel: +81 (0) 422 40 4760 Fax: +81 (0) 422 40 4765 e-mail: sales@csr.com

#### CSR Korea

#104-404, Kukje Sanjang Apt Shinlim 10-Dong, Kwanak-Ku Seoul 151-767, Korea e-mail: sales@csr.com

lueCore<sup>m</sup>2-External Product Data hee

To contact a CSR representative, please go to www.csr.com/contacts.htm



# **Status of Information**

The progression of CSR Product Data Sheets follows the following format:

#### a) Advance Information

Information for designers on the target specification for a CSR product in development. All detailed specifications including pinouts and electrical specifications may be changed by CSR without notice.

### b) Pre-Production Information

Final pinout and mechanical dimensions. All electrical specifications may be changed by CSR without notice.

#### c) Production Information

Final Data Sheet including the guaranteed minimum and maximum limits for the electrical specifications. Production Data Sheets supersede all previous document versions.

The status of this Data Sheet is **Pre-Production Information**.

#### Life Support Policy and Use in Safety-Critical Applications

CSR's products are not authorised for use in life-support or safety-critical applications.

#### **Trademarks, Patents and Licenses**

BlueCore and BlueLab are trademarks of CSR.

Bluetooth and the Bluetooth logos are trademarks owned by Bluetooth SIG Inc, USA and licensed to CSR. All other product, service, and company names are trademarks, registered trademarks, or service marks of their respective owners.

The publication of this information does not imply that any license is granted under any patent or other rights owned by CSR.

CSR reserves the right to make technical changes to its products as part of its development programme. While every care has been taken to ensure the accuracy of the contents of this document, CSR cannot accept responsibility for any errors.

#### © CSR Ltd 2001



| Date:          | Revision: | Reason for Change:                        |
|----------------|-----------|-------------------------------------------|
| September 2001 | а         | Latest information for BlueCore2-External |
| October 2001   | b         | Application information added             |

# BlueCore2-External Product Data Sheet

BC212015-ds-001b October 2001