### Test equipment required for alignment | | Test Equipment | | Major Specifications | |-----|---------------------------|------------------------|---------------------------------------------------| | 1. | Standard Signal Generator | Frequency range | 40 0~512MHz | | | (SSG) | Modulation | Frequency modulation and external modulation. | | | • | Output | $0.1 \mu V$ to greater than $1 m V$ | | 2. | Power meter | Input impedance | 50 ohms | | | | Operation frequency | 400 to 512MHz or more. | | | | Measurement capability | y Vicinity of 50W, | | 3. | Deviation meter | Frequency range | 400~512MHz | | 4. | Digital Volt Meter | Measuring range | 1~10V DC. | | | | Accuracy | High input impedance for minimum circuit loading. | | 5. | Oscilloscope | | DC through 30MHz. | | 6. | High sensitivity | Frequency range | 10Hz to 600MHz. | | | frequency counter | Frequency stability | 0.2 ppm or less. | | 7. | Ammeter | | 15A. | | | AF Volt Meter | Frequency range | 50Hz to 10kHz. | | | (AFVTVM) | Voltage range | 3mV to 3V. | | 9. | Audio Generator (AG) | Frequency range | 50Hz to 5kHz or more. | | | | Output | 0 and 1V. | | 10. | Distortion meter | Capability | 3% or less at 1kHz. | | | | Input level | 50mV to 10Vrms. | | 11. | Voltmeter | Measuring range | 10~1.5V DC or less. | | | | Input impedance | 50 kohms/V or greater. | | 12. | 4 ohm dummy load | | Approx. 4 ohm, 3W. | The set has been adjusted for the frequencies shown in the following table. When required, re-adjust them following the adjustment procedure to obtain the frequencies you want in actual operation. | | | RX freq' (MHz) | TX freq' (MHz) | |---------|------|----------------|----------------| | TKR-820 | К | 469,900 | - 464,900 | | TKR-820 | Ki | 489.900 | 484900 | | TKR-820 | افئا | 511.900 | 506.900 | | TKR-820 | K4 | 429,900 | 724.900 | #### SIGNALING | <u> </u> | RX | ( | T> | < | |----------|---------|-----|---------|-----| | СН | QT (Hz) | DQT | QT (Hz) | τρα | | 1 | 67 | | 77 | 1 | | 2 | 192,8 | | 179.9 | • | | 3 | | 023 | | 754 | | 4 | 88.5 | | 167.9 | | | 5 | 100 | | | 351 | MIC connector front view • The following test cables are recommended. - MIC Test cable for Microphone input Test cable for Speaker output ### Adjustment location Top view ### Adjustment points SIGNALING UNIT (X52-3140-10) Front panel view lignment | | | Me | Measurement | | | Ad | ustment | | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|----------|-------|----------|-------------------------------|------------------------------------------------------| | l tem | Condition | Test-<br>equipment | Unit | Terminal | Unit | Part | Method | Specifications/Remarks | | Setting | 1) AC voltage for destination : 120V 2) Connect to the DC output [OUT terminal] and GND of the AVR unit. (*) | | | | TKR- | | Y LOAD (PLZ50-50) SW1 OFF ON | AF VTVM DC AM METER | | Test equip-<br>ment set-up | 1) Function: 0.1Ω resistor Meter: 60A, 60V DC: ON Power: ON SW1: OFF | | | | | | | | | Voltage<br>setting | 1) Power switch : ON | DVM | | Output | AVR | VRI | Adjust the load<br>for 10A. | 13.6V ± 0.4V<br>(Verify power indicator<br>(lights.) | | | 2) Vary the load for 2A - 10A draw. (Set to 10A after check.) | DVM<br>AF VTVM | | | | | | 13.6V ± 0.7V DC<br>Less than 30mV AC. | | | 3) Power switch : OFF | | | | | | | | | Protection | 1) SW1 : ON VR2 : MAX CW. Power switch : ON | DVM | | Output | AVR | VR2 | 0.2V | 0.2V = 0.1V. | | | 2) SW1 : OFF | | | | | <u> </u> | Check | 13.6V ± 0.4V | | Setting | 1) Write in freq' designed with EEP ROM writer. (For freq' writing, set the power of TKR-820 to ON.) 2) Connect the power cable to the rear panel. 3) Final unit VR1: MAX CCW. 4) TX-RX unit VR1: MAX CCW. VR3: MAX CCW. VR3: MAX CCW. | | | F VTVM | | | TX ANT | Deviation meter Freq' counter | | RX PLL<br>Lock<br>Voltage | | DVM | TX-RX | | TX-RX | Z2 | 4,0V ADJ. | ±0.1V | | TX PLL<br>Lock<br>Voltage | | | TX-RX | TP2 | TX-RX | Z5 | 4.0V ADJ. | ±0.1V | | | | Me | esureme | nt | | Ad | justment | | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------|-----------------------|----------------|------------|-----------------------------------------------------------------------------------------------------------------|------------------------| | Item | Condition | Test-<br>equipment | Unit | Terminal | Unit | Parts | Method | Specifications/Remarks | | 8. TCXO<br>Freq' ADJ. | 1) PTT: OFF (RX) Note: TCXO is adjusted precisely at 25°C. If it is readjusted, the frequency stability is changed. Do not touch it normally. | Power<br>meter<br>FREQ'<br>counter | TX-RX | TP4<br>(Foil<br>side) | TX-RX | <b>Z</b> 3 | f — 21.4MHz ADJ. | ±100Hz | | 9. Power ADJ. | 1) PTT : ON | Power | Rear | TX ANT | Final | VRI | MAX CW. | 26Wor more. | | (APC) | 1,7 1 1 . 6.14 | meter | panel | | | | MIN | 2W or less, | | ,,,,, | | Ammeter | | | | | 25W ADJ. | ±1W | | 10. Transmit<br>Freq' ADJ. | 1) PTT : ON | Power<br>meter<br>FREQ'<br>counter | Rear<br>panel | TX ANT | TX-RX | 26 | FREQ' ADJ. of TX. | ± 100Hz | | (I, Tone<br>deviation<br>ADJ. | 1) OT tone freq' being written. Deviation meter filter: LPF: 3kHz, HPF: OFF, De-emphasis: OFF PTT: ON | Power<br>meter<br>Deviation<br>meter | Rear<br>panel | TX ANT | Signal-<br>ing | VR4 | ±0.75kHz | ±1∞Hz | | 12. Maximum<br>deviation<br>ADJ. | 1) Connect AG to the MIC terminal. AG: 1kHz/50mV Deviation meter filter: LPF: 20kHz, HPF: 50Hz, De-enphasis: 750µsec. TX-RX unit VR1: MAX CW. PTT: ON | Power<br>meter<br>Oeviation<br>meter | Rear<br>panel | TX ANT | TX-RX | VR2 | ±2.1KHz ADJ. (±2.4kHz ADJ. In use of signaling.) Adjust one more than the other by switching between —P and +P. | ± 100Hz | | 13. MIC sensitivity ADJ. | 1) AG : 1kHz/5mV<br>PTT : ON | Power<br>meter<br>Oeviation<br>meter | Rear<br>panel | TX ANT | TX-RX | VR1 | zi,5 KHz ADJ.<br>(±1,95 K Hz ADJ.<br>In use of signaling.) | ± 100Hz<br>, i | | 14. DQT waveform correction | 1) Connect AG to the TX-RX<br>(TP3) and enter a square<br>wave of 100Hz, 2Vp-p.<br>Deviation meter filter: OFF<br>PTT: ON | Power<br>meter<br>Deviation<br>meter<br>Oscillo-<br>scope | | | TX-RX | VR3 | Make the demodu-<br>lation waveform<br>neat. | | | 15. RX sensitivity ADJ. | | | Rear<br>panel | EXT.SP | Front<br>panel | AF<br>VOL. | 0.78V/4Ω (Noise) | | | | | | TKR | 820 | | RX<br>ANT | AF V Oscillo: ACC (SP) | TVM | | item | C== 11.1 | | | rement | | | | A | djustment | | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------|--------|-----------|----------------|-------------------|-------|--------------------------------------------------------------------------|----------------------------------------------------------------------| | . (411) | Condition | Tes<br>equipa | | Unit 1 | Termina | Un | it F | arts | Method | Specifications/Remarks | | | 1) SSG output :<br>500µV/-53dBm<br>MOD : OFF | SSG<br>AF VT<br>Distort<br>meter<br>4Ω | VM pa | ear E | XT.SP | TX-F | IX L7<br>L9<br>L1 | } | Reduce noise levusing L7, L9 and L10. Decrease the SSC output so that no | | | | | dummy | | | | | | | level is always 20<br>30dB lower than<br>0.45V | to | | | 2) SSG output :<br>500μV/53dBm<br>MOD : 1kHz/3kHz DEV | | | | | | L18 | В | Repeat 3 to 4 tim<br>Adjust for maxim<br>AF output. | | | : | 3) SSG ουτρυτ :<br>0.32μV/—117d8m | | | ļ | | Front | L16 | , | Adjust for maximi<br>SINAD.<br>0.45V/4Ω ADJ. | nu | | | 4) SSG output : | | | | <br> <br> | panel<br>Front | VO | L. | Check | SINAD 12d8 or more. | | | 500μV/—53dBm | | | ļ | | Panel | VOL | | 4.0V/4Ω ADJ.<br>Check | S/N 45dB or more. | | quelch | 1) SSG output: OFF Rotate SQL VR to a point at which noise disappears. | SSG<br>AF VTVI<br>4Ω<br>dummy | Real<br>M pane | | T. SP | | | | | Distortion: 5% or less. SQL index angle 8:00 ~ 10:00 | | | 2) SSG output :<br>0.2μV/-121dBm | Oscillo-<br>scope | | | | | | | | Squeich should open. | | eset<br>uelch<br>DJ. | 1) Signaling unit VR1 to VR5 : MAX CCW. SSG output : OFF | SSG | | - | | ignal-<br>ig | | | | D7: LED should light. | | | 2) SSG output :<br>0.2μV/121dBm | <del>-</del> <br> <br> | | | | | VR1 | Ro | AX CW. otate VR1 CCW. a point at which flights. | D7 : LED should go out. | | ngup<br>Ist ADJ. | <ol> <li>SSG output: <ul> <li>1.58µV/- 103dBm</li> <li>The set time can be continuously varied by VR2.</li> <li>0 ~ 5V → 0 ~ 5sec.</li> </ul> </li> </ol> | DVM | Signal<br>ing | · TP2 | Si | - | VR2 | 1.0 | 0V | ±0.1V | | | 2) SSG output: 501µV/-53dBm REPEAT SW: ON 3) SSG output: OFF | Power<br>meter<br>SSG | Rear | TX A | | | | Ch | eck | TX LEO should light. REPEAT LEO should light. | | | | | | | | | | | | TX LED should go out about<br>1 sec. later after turning<br>SSG OFF. | | T | 1) The set time can be continuously varied by VR3, 0 ~ 0.3V : OFF ~ 0.5V : 30sec. ~ 5V : ~ 5min. | | Signal-<br>ing | TP1 | Sig | | /R3 | Set | it to the target<br>e. | | | lion | 501µV/53d8m | | Rear | EXT.S | SP Sigr | nal- V | R5 | ÷ }.5 | <b>Б</b> КН2 | ±100Hz | | | | | | | | | į | | | | | | ] | Measurement | | | | | Adjustment | | | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|---------|-----------------------|-------------------------|------------|----------------|---------------------------------------| | Item | Condition | Test-<br>equipment | Unit | Termina | Unit | t Part | s Me | thod | Specifications/Remarks | | 21. Signaling squelch | 1) SSG output: Turn the SSG output so that the SINAD sensitivity becomes 10dB. | | | | AG<br>1kH | Hz 10 | OK<br>W | | | | | 2) SSG MOD SW: EXT. MOD<br>AG1 FREQ': 1kHz<br>AG2 FREQ': QT tone freq'. | | | | AG:<br>QT to<br>freq' | ) | SSG OU | ΧΤ.<br>ΟΦ<br>Τ | | | | 3) AG1: Power switch OFF. AG2 output: Adjust the output level of AG2 so that SSG deviation becomes 0.75kHz. | | TKF | 1-820 | | Ar | - | | AF VTVM Dscilloscope stortion meter | | | 4) AG1: Power switch ON. AG1 output: Adjust the output level of AG1 so that the SSG deviation becomes 3.75kHz. (i.e., QT tone frequency/ 0.75kHz deviation, +1kHz/3kHz deviation) MONITOR SW: OFF | 1 | Rear | | Signal-<br>ing | | Check | | Open. | | 2. TAKE-<br>OVER | | | | | Front<br>panel | TAKE-<br>OVER<br>switch | Check | | The TAKEOVER LED must light on. | FCC ID: ALHTKR-820N-3 ### COMPONENTS # **DESCRIPTION OF COMPONENTS** ### AVR UNIT (X43-3040-10) | Ref. No. | Parts No. | Descriptions | |----------|------------|------------------------| | Q1 ~ 3 | 2SC2712(Y) | DC amplifier | | Ω4 | 2SB968(Q) | DC amplifier | | Q5, 6 | 2N5885 | DC amplifier | | D1 | 1B2C1 | Rectifier | | D3 | \$25VB20 | Rectifier | | D4 | 1SS181 | Temperature compensate | | D5 | RD7.5EB2 | Voltage reference | | D6 | 1SS181 | Temperature compensate | ### FINAL UNIT (X45-3250-10) | Ref. No. | Parts No. | Descriptions | |----------|--------------|-----------------------------| | IC1 | M57729H-01-P | TX power amplifier | | Q1 | 2SC3357 | RF amplifier | | Q2 | 2SC2954 | RF amplifier | | Q3 | 2SB946(Q) | DC amplifier | | Q4 | 2SC2712(Y) | DC amplifier | | Q5, 6 | 2SC3326(A) | DC amplifier | | D1 | 1SV172 | RF switch | | D2 | 1SS226 | Voltage reference | | D3, 4 | 1\$\$101 | RF detect | | D5 | DSA3A1 | Reverse polarity protection | ### GNALING UNIT (X52-3140-10) | Ref. No. | Parts No. | Description | |----------|---------------|------------------------------| | C1 | MC78L05M | Voltage regulator 5V | | C2 | M51943BML | Reset system | | C3 | BA4558F | Data recovery, active filter | | C4 | BA4558F | Active filter | | C5 | BA4558F | Data recovery | | C6, 7 | BA4558F | Active filter | | C8 | 27C256QJESB | EPROM | | 29 | TC74HC573AF | Data latch | | C10 | BR93LC46 | EEPROM | | 11 | μPD78310 A GF | Microprocessor | | 1 | DTC144EK | Level translator | | 2 | DTC144EK | Inverter | | 3~7 | DTC144EK | DC switch | | 3 | DTA114EK | DC switch | | ) | 2SC3326(A) | Audio amplifier | | 0 | 2SJ106(GR) | Audio amplifier | | . 2 | 1SS184 | Current steering | | | HSM88AS | Voltage clamp | | <b>6</b> | 1SS184 | Current steering | | | B30-0838-05 | LED (Red) | ### **DISPLAY UNIT (X54-3070-11)** | Ref. No. | Parts No. | Descriptions | |----------|-----------------|----------------------| | IC1 | μPD75104GF -J99 | Microprocessor | | IC2 | BR93LC46 | EEPROM | | IC3 | M51943BML | Precision reference | | IC4 | AN78N05 | Voltage regulator 5V | | ÍC5 | μPC4558C | Audio amplifier | | IC6 | µРС4558С | Active filter | | Q1, 2 | DTC114EK | DC switch | | Q3 | 2SA1162(Y) | Digital switch | | Q4 | DTC114EK | DC switch | | Q6 | 2SC3326(A) | AF switch | | Q7, 8 | DTC114EK | DC switch | | D1 | B30-0855-05 | LED (Red) | | D2 | B30-0856-05 | LED (Green) | | 03 | B30-0855-05 | LED (Red) | | 04 ~ 6 | 1SS184 | Voltage clamp | | 07.8 | 1SS181 | Current steering | | )9 | 1S1555 | Current steering | | 10, 11 | 1SS181 | Current steering | | 12 | 1SS184 | Current steering | | 13 | 1SS181 | Current steering | | 16 | B30-0857-05 | LED (Yellow) | | 17 | B30-0856-05 | LED (Green) | | 18 | B30-0857-05 | LED (Yellow) | | 21 | 1SS272 | Current steering | ### TX-RX UNIT (X57-3270-10) | Ref. No. | Parts No. | Descriptions | |------------|--------------|---------------------------| | IC1 | μPC1242H | AF power amplifier | | IC2 | MB3756 | Voltage regulator | | IC3 | NJM4558D | AF amplifier | | IC4 | AM8N08 | Voltage regulator | | Q1, 2 | 2SC2712(Y) | Voltage shift | | Q3 | 2SC4093(R27) | RF amplifier | | Q4, 5 | 2SK125 | IF amplifier | | Q6 | 2SK302(GR) | IF amplifier | | Q7 | 2SC2712(Y) | Level translator | | Ω8 | DTC114EK | Inverter | | Q9, 10 | 2SC3326(A) | Audio mute switch | | Q11 | DTC114EK | DC switch | | Q12, 13 | DTC114EK | Inverter | | D1 | 1SV128 | TX VCO output mute | | D2 | 1SV172 | TX VCO output mute | | D3 | 1SS226 | Voltage clamp | | D4 | ND487C1T | Double balanced modulator | | D5 ~ 9, 11 | 1SS184 | Current steering | # **DESCRIPTION OF COMPONENTS** ### RX PLL: Z1, TX PLL: Z4 (X58-3120-10) | Ref. No. | Parts No. | Descriptions | |----------|------------|---------------| | IC1 | MB504F | Prescaler | | IC2 | JLC1075F | PLL system | | Q1 | 2SC3829TS | RF amplifier | | Q2 ~ 5 | DTC114EK | Inverter | | D1 | 02CZ3.0(Z) | Level shifter | #### RX VCO: Z2 (X58-3150-10) | Ref. No. | Parts No. | Descriptions | |----------|----------------|------------------| | Q1 | 2SK508NV (K52) | Oscillator | | Q2, 3 | 2\$C3356 | Buffer amplifier | | Q4 | 2SC3099 | Buffer amplifier | | Ð1 | 1SV166 | Tuning | #### TX VCO: 25 (X58-3460-10) | Ref. No. | Parts No. | Descriptions | |----------|-----------------|------------------| | Q1 | 2SK508 NV (K52) | Oscillator | | Q2 | 2SC3356 | Buffer amplifier | | Q3, 4 | 2SC3356 | RF amplifier | | D1 | 1SV166 | Tuning | | D2 | 1SV164 | Modulator | #### MIC AMP: Z7 (X59-3210-10) | Ref. no. | Parts no. | Descriptions | |----------|------------|------------------------| | IC1 | NJM4560M | Mic amplifier/Limitter | | IC2 | NJM4558M | Limitter | | IC3 | NJM4558M | Active filter | | Q1 ′ | 2SC3326(A) | Muting switch | #### IF: Z8 (X59-3220-10) | Ref. No. | Parts No. | Descriptions | |----------|------------|-----------------| | IC1 | MC3361 8 B | IF system | | Q1 | 2SC2712(Y) | Noise amplifier | | D1 | DA204K | Noise detector | ### BPF/VCA: Z9 (X59-3230-10) | Ref. No. | Parts No. | Descriptions | |----------|-----------|-----------------------| | IC1 | NJM4558M | Audio amplifier | | IC2 | NJM4558M | Active filter | | IC3 | M5222FP | Electronic attenuator | | IC4 | NJM4558M | Active filter | Ι, FCC ID: ALHTKR-820N-3 2.1033(c)(10) CIRCUIT DESCRIPTION # TKR-820 ### **CIRCUIT DESCRIPTION** #### **Transmitter Circuit** The signal generated at the transmitter frequency synthesizer is amplified by RF amplifier transistors (Q1 and Q2) and amplifier module (IC1) to a level of 25W in the power amplifier unit. The signal is then routed to the antenna connector after going through a harmonics filter. The transmitter output is detected by D3, 4 and is converted to a DC form. The DC signal thus detected is level adjusted by APC control (VR1) and is applied to the base of Q6. The base current of Q3 is varied according to the difference from the comparison voltage at Q5, 6 so that the collector voltages of Q2 and the IC1 first stage are controlled to maintain the transmitter output level constant. In the event an abnormal temperature rise occurs, the temperature is sensed by a thermistor (TH1) and reduces the output power to a safe level. The harmonics filter is of a fifth order Butterworth type lowpass filter having a minimum attenuation of more than 55dB at the second harmonics frequency with a passband insertion loss of less than 0.5dB. With a characteristics of the transmitter final power amplifier module, which has more than 30dB of attenuation for the frequency at the second harmonics or higher, total attenuation of harmonics is more than 70dB. Fig. 1 Transmitter block diagram #### **Receiver Circuit** An incoming RF signal from the antenna is fed into a bandpass filter (L7). Then eliminated RF signal pass a protector (D3). The signal is then amplified by an RF amplifier (Q3) and filtered again by bandpass filters (L9 and L10). After amplification and filtering, the signal is applied to a double balanced modulator (DBM, D4) for mixing with the first local signal generated at the Rx frequency synthesizer. The heterodyning action of the first mixer produces a 21.4MHz first intermediate frequency (1st IF), which is applied to a 6-pole monolithic crystal filter (MCF, XF1) after being amplified by a buffer amplifier (Q4 and Q5 connected in parallel). The signal out of the MCF is further amplified by a 1st IF amplifier (Q6) and sent to the IF unit (Z8). The signal applied to Z8 is mixed with a 20.945MHz signal at IC1 in Z8, which produces a 455kHz 2nd IF signal. The signal obtained at the 2nd mixer is filtered by a 455kHz ceramic filter (CF1) and amplified by limiting amplifier stages in IC1. The recovered audio signal from the incoming signal is also obtained at IC1 by a quadrature type FM detector. This recovered audio signal is then sent to the audio amplifier circuit and to the noise actuated squelch circuit. In the receiver audio amplifier section, the recovered audio signal from Z8 is first applied to a bandpass filter/voltage controlled amplifier (BPF/VCA, Z9) unit. At this BPF/VCA unit, the signal is amplified and sent to pin 9 of CN6 as the DET signal. The signal is returned to Z9 by way of the Signaling unit. IC1 forms a lowpass filter and a highpass filter, and IC2 forms a bandpass filter and lowpass filter in Z9. The frequency components below 300Hz and above 3000Hz are attenuated in the above filter circuits. The filtered audio signal is then applied to an electronic volume control (IC3), where the audio signal level is controlled by a DC voltage sent from the front panel volume control. The signal is then de-emphasized and sent to the audio power amplifier circuit (IC1) after going through squelch switches (Q9 and Q10). The alert signal is also applied to IC1, when a specific signaling board, which requires an audible alert through the speaker, is installed. The signal, which is amplified by IC1, drives either the internal speaker or the optional external speaker and this selection is done through the accessory connector located on the Final unit. Fig. 2 Receiver block diagram # TKR-820 ### **CIRCUIT DESCRIPTION** ### Squelch Circuit The high frequency component of the recovered audio signal is fed to a noise amplifier within IC1 of Z8 and it is further amplified by an external noise amplifier (Q1). The signal is then detected by a noise detector (D1) and applied to the squelch switch in IC1. This detected noise is also routed to the squelch control (VR3) through the Display unit (C/4) for adjusting the noise squelch sensitivity. The busy information is sent from the above IC1 in the Display unit in serial format to turn on or off the busy LED. The squelch switch output and the audio control (AC) signal from the signaling board are combined at D8 and applied to squelch switch transistors Q9 and Q10 along with the inverted signal of transmit/receive control signal. The squelch switch controls the input signal to the audio amplifier to mute or unmute the receive audio. While the busy LED is being controlled only by the noise squelch circuit, the actual audio signal is controlled by the following signals and in order to unmute the audio, each signal must be in the condition as specified. SQL signal = Low R8 line = High T/R signal ≈ High AC signal = Low Fig. 3 Squelch circuit ### **RX Frequency Synthesizer** The RX frequency synthesizer consists of three major circuits. They are the temperature compensated crystal oscillator (TCXO, Z3), RX voltage controlled oscillator (RX VCO, Z2) and RX phase locked loop unit (RX PLL, Z1). The TCXO is operating at 12.8MHz and its frequency stability is maintained within $\pm 2.5$ ppm from $-30^{\circ}$ C to $+60^{\circ}$ C. This output signal is fed to the frequency synthesizer IC (IC2) in Z1. At IC2, this signal is divided by 1024 to become a 12.5kHz reference signal. The output from the RX VCO operates at the frequency of the receiver first local signal and a portion of the signal is fed to a dual modulus counter formed by IC1 and IC2 in Z1. IC1 divides the incoming signal by 1/64 or 1/65 depending on the control line status sent from IC2. The output of the dual modulus counter is also a 12.5kHz and this signal is compared against the 12.5kHz reference signal in a phase comparator at IC2: The output signal from the phase comparator is then fed back to the RX VCO after going through a charge pump and a lowpass filter to maintain the RX VCO frequency. If this RX frequency synthesizer phase locked loop becomes UNLOCK, the unlock condition is detected by IC2 and it prevents the transmitter frequency synthesizer from sending a transmitter signal to following amplifier stages in order to prevent an unauthorized transmission. ### TX Frequency Synthesizer The TX frequency synthesizer consists of three major circuits. They are the modulator/voltage controlled crystal oscillator (VCXO, Z6), TX voltage controlled oscillator (TX VCO, Z5) and TX phase locked loop unit (TX PLL, Z4). The audio signal from the microphone amplifier and the Signaling unit is applied to the TX VCO (Z5) and the VCXO (Z6) operating at 12.8MHz to obtain an FM modulated signal. And its frequency stability is maintained within $\pm 2.5$ ppm from -30°C to +60°C. This output signal is fed to the frequency synthesizer IC (IC2) in Z4. At IC2, this signal is divided by 1024 to become a 12.5kHz reference signal. The output from the TX VCO operates at the frequency of the transmit signal and a portion of the signal is fed to a dual modulus counter formed by IC1 and IC2 in Z4. IC1 divides the incoming signal by 1/64 and 1/65 depending on the control line status sent from IC2. The output of the dual modulus counter is also a 12.5kHz and this signal is compared against the 12.5kHz reference signal in a phase comparator at IC2. The output signal from the phase comparator is then fed back to the TX VCO after going through a charge pump and a lowpass filter to maintain the TX VCO frequency. If this TX frequency synthesizer phase locked loop becomes UNLOCK, the unlock condition is detected by IC2 and it prevents the transmitter frequency synthesizer from sending a transmitter. # **CIRCUIT DESCRIPTION** ### Microphone Amplifier The audio signal originating at the microphone is applied to a microphone amplifier unit (Z7) after going through a microphone sensitivity control (VR1). The signal is amplified and voltage limited by IC1 and IC2 in Z7, then applied to an active lowpass filter/pre-emphasis network (IC3). The processed audio signal is sent to the modulator/voltage controlled crystal oscillator (VCXO, Z6) and voltage controlled oscillator (TX VCO, Z5) in the transmitter frequency synthesizer via IC3. Fig. 4 PLL & Modulation circuit block diagram ### **Reset Circuit** Upon initial power up, the line voltage gradually increases and this causes the reset system (IC3) to generate a reset pulse. This reset pulse is applied to the microprocessor (IC1) to insure the initialization of the circuit. Fig. 5 Reset circuit block diagram ### **CIRCUIT DESCRIPTION** ### **AVR Circuit** This power supply uses a tapped secondary transformer to maintain low voltage between the pass transistor collectors and emitters (Q5 and Q6) for excellent efficiency. Control and operating voltages are rectified and supplied independently for good ripple characteristics. Temperature compensation for the regulator Zener diode D5 and error amplifier transistor Q4 is provided by silicon diodes D4 and D6. At initial POWER-ON Q3 is ON to turn-down Q4 base voltage. This prevents a surge voltage from being output when no load is connected. As C5 charges, Q2 turns ON to shut Q3 OFF. Q4 is thereafter fully ON. If the load is shorted, comparator Q1 is turned OFF and current proportional only to that in the initial turn-on circuit is output. When the output is shorted, the output current drops to 1A. This circuit protects the pass transistors, transformer and full wave bridge rectifies from thermal damage. Changing between AC and DC is done with the DC switch (D101) for the TKR-820A only. The output from the AVR unit and the DC input from the external power input terminals are changed automatically. į, Fig. 6 AVR circuit block diagram # TKR-820 ### **CIRCUIT DESCRIPTION** ### **EEPROM Programming** Programming of data into the EEPROM (IC2) in the Display unit is done by connecting the KPT-20 programmer to the transceiver by cable provided with the KPT-20 or KPT-50. When the programmer is connected to CN1 in the Display unit, this causes microprocessor IC1 to go into reset condition. In the reset condition, the output ports of IC1 becomes high impedance and are isolated from the data transfer lines. This permits data transfers between the programmer and the EEPROM. ### Signaling Unit #### · Decoder operation The receive audio signal from the receiver section is fed to the Signaling unit. A part of this signal is returned to the receive audio amplifier circuit and fed to mute circuit after going through an active high-pass filter, in which any frequencies below 300Hz are removed. The mute circuit control a transfer audio signal by microprocessor. The other part of the audio signal is fed through a fifth-order active low-pass filter, of which the cut-off frequency is set at 220Hz, to discriminate the QT and DQT signals from other audio signals. The QT tone obtained from the above filtered audio signal is applied to the microprocessor (IC11) as an analog signal for tone detection after being amplified by IC4 (2/2). The DQT code is passed through a low-pass filter IC3 (2/2), of which the cut-off frequency is 140Hz, and the circuit consists of IC3 (1/2) and IC5 (1/2), where the DC drift component (low frequency) is removed from the signal. The signal is then amplified by IC5 (2/2). The amplified signal is applied to IC1 after waveform shaping by Q2. IC11 sends an audio control signal (AC) to the AC terminal of CN1 through an inverter (Q4) according to the status of the incoming signal. If the incoming QT tone or DQT code matches the data stored, the AC terminal of CN1 is forced to become "LOW" to unmute the receive audio circuit. #### Monitor circuit The RESET terminal of CN1 is connected to the MONI-TOR and MIC MONITOR circuits in the repeater. The RESET terminal signal level goes to "HiGH" state, if either the MONITOR switch is on or the microphones MONITOR switch is on, causing pin 4 (RESET) of IC11 to become "HIGH". In this condition, the AC terminal of CN1 is held "LOW", enabling only the noise actuated squelch operation. #### Encoder operation In the transmit mode, the PTT terminal of CN1 becomes "LOW" and this information is inverted to "HIGH" by Q7 before being applied to IC11. Upon receipt of this PTT signal or when the programmed tone has been decoded at the time of the REPEAT operation, IC11 starts the encode function. The encode signal is sent out from output ports, A/D 0 through A/D 7, of IC11 in a binary format and is fed to a ladder network resistor (CP1) for Digital-to-Analog signal conversion. The output signal from CP1, which is either the QT tone or the DQT code, is routed to the TONE terminal of CN1 after going through a level control for modulating the transmit signal. #### Local/Repeater operation When the REPEAT switch on the front panel of the main body is set to ON, the repeater operation is engaged, while when this switch is set to OFF, the full-duplex transceiver operation is engaged. #### · Preset squelch operation The squelch circuit for the repeater operation which is independent from the main body consists of noise conditioner IC6 (1/2), waveform shaper Q1, microprocessor IC11 and squelch sensitivity adjuster VR1. The preset squelch level, the hangup timer time and the time-out timer time are compared in IC11 respectively with the voltages at pins 30, 29 and 28 set by VR1, VR2 and VR3 with the reference of the voltage at pin 31 of IC11 and are thus subject to software control. #### TAKEOVER Switch The TAKEOVER switch is used to isolate the remote control. (The remote control is isolated when the TAKEOVER switch is pressed.)